

## Based on Arm® Cortex®-M7 dual

# **General description**

CYT4DN is a family of TRAVEO™ T2G microcontrollers targeted at automotive systems such as instrument clusters and Head-Up Displays (HUD). CYT4DN has a 2D Graphics engine, Sound Processing, two Arm® Cortex®-M7 CPUs for primary processing, and an Arm® Cortex®-M0+ CPU for peripheral and security processing. These devices contain embedded peripherals supporting controller area network with flexible data rate (CAN FD), local interconnect network (LIN), clock extension peripheral interface (CXPI), and Gigabit Ethernet. TRAVEO™ T2G devices are manufactured on an advanced 40-nm process. CYT4DN incorporates a low-power flash memory, multiple high-performance analog and digital peripherals, and enables the creation of a secure computing platform.

#### **Features**

#### Graphics subsystem

- Supports 2D and 2.5D (perspective warping, 3D effects) graphics rendering
- 40-bit for internal processing (RGBA 10-bit per color channel)
- 24-bit for interfaces (RGB 8-bit per color channel)
- 4096 KB of embedded video RAM memory (VRAM)
- Up to two video output interfaces supporting two displays from
  - Parallel RGB (max display size: 1600 × 600 at 80 MHz)
  - FPD-link single (max display size: 1920 × 720 at 110 MHz)
  - FPD-link dual (max display size: 2880 × 1080 at 220 MHz)
- One Capture engine for video input processing for ITU 656 or parallel RGB/YUV or MIPI CSI-2 input
  - ITU656 (standard camera capture: up to 800 × 480)
  - RGB (max capture size 1600 × 600 at 80 MHz) or
  - Two-/four-lane MIPI CSI-2 interface (max capture size: 1920 × 720 for two lanes at 110 MHz, 2880 × 1080 for four lanes at 220 MHz)
- Display warping on-the-fly for HUD applications
- Direct video feed through from capture to display interface with graphics overlay
- Composition engine for scene composition from display layers
- Display engine for video timing generation and display functions
- Drawing engine for acceleration of vector graphics rendering
- Command sequencer for setup and control of the rendering process
- Supports graphics rendering without frame buffers (on-the-fly to both displays)
- Dual-channel FPD-Link interface for up to Wide-HD resolution video output
- JPEG Decoder
  - Decodes JPEG images of various formats into pixel data with conformance to a subset of standard ISO/IEC10918-1
  - Color spaces supporting RGB/YUV/Grayscale
  - Supports YUV sub-sampling 4:4:4/4:2:2/4:1:1/4:2:0
  - Image size between 1×1 to 16384×16384 pixels

#### Sound subsystem

- Four time-division multiplexing (TDM) interfaces
- Two pulse-code modulation-pulse width modulation (PCM-PWM) interfaces
- Up to five sound generator (SG) interfaces
- Two PCM Audio stream mixers with five input streams
- One audio digital-to-analog converter (DAC)

#### Based on Arm® Cortex®-M7 dual

**Features** 



## CPU subsystem

- Two 320-MHz 32-bit Arm® Cortex®-M7 CPUs, each with
  - Single-cycle multiply
- Single/double-precision floating point unit (FPU)
- 16-KB data cache, 16-KB instruction cache
- Memory protection unit (MPU)
- 64-KB instruction and 64-KB data Tightly-Coupled Memories (TCM)
- One 100-MHz 32-bit Arm® Cortex®-M0+ CPU with
  - Single-cycle multiply
  - Memory protection unit
- Inter-processor communication in hardware
- Three DMA controllers
  - Peripheral DMA controller #0 (P-DMA0) with 76 channels
  - Peripheral DMA controller #1 (P-DMA1) with 84 channels
  - Memory DMA (AHB) controller (M-DMA0) with 8 channels
  - Memory DMA (AXI) controller (M-DMA1) with 4 channels

#### Integrated memories

- 6336-KB code-flash with an additional 128-KB of work-flash
  - Read-While-Write (RWW) allows updating the code-flash/work-flash while executing from it
  - Single- and dual-bank modes (specifically for Firmware update Over The Air [FOTA])
  - Flash programming through SWD/JTAG interface
- 640-KB of SRAM with selectable retention granularity

# Crypto engine<sup>[1]</sup>

- Supports Enhanced Secure Hardware Extension (eSHE) and Hardware Security Module (HSM)
- Secure boot and authentication
  - Using digital signature verification<sup>[1]</sup>
  - · Using fast secure boot
- AES: 128-bit blocks, 128-/192-/256-bit keys
- 3DES<sup>[1]</sup>: 64-bit blocks, 64-bit key
- Vector unit<sup>[1]</sup> supporting asymmetric key cryptography such as Rivest-Shamir-Adleman (RSA) and Elliptic
- SHA-1/2/3<sup>[1]</sup>: SHA-512, SHA-256, SHA-160 with variable length input data
- CRC<sup>[1]</sup>: supports CCITT CRC16 and IEEE-802.3 CRC32
- True random number generator (TRNG) and pseudo random number generator (PRNG)
- Galois/Counter Mode (GCM)

#### · Functional safety for ASIL-B

- Memory protection unit (MPU)
- Shared memory protection unit (SMPU)
- Peripheral protection unit (PPU)
- Watchdog timer (WDT)
- Multi-counter watchdog timer (MCWDT)
- Low-voltage detector (LVD)
- Brown-out detection (BOD)
- Over-voltage detection (OVD)
- Overcurrent detection (OCD)
- Clock supervisor (CSV)
  - Supported in all power modes
- Hardware error correction (SECDED ECC) on all safety-critical memories (SRAM, flash, TCM)

1. The Crypto engine features are available on select MPNs.

#### Based on Arm® Cortex®-M7 dual

Features



#### Low-power 2.7-V to 5.5-V operation

- Low-power Active, Sleep, Low-power Sleep, Deep Sleep, and Hibernate modes for fine-grained power management
- Configurable options for robust BOD
  - $\bullet$  Two threshold levels (2.7 V and 3.0 V) for BOD on  $V_{DDD}$  and  $V_{DDA\ ADC}$
  - One threshold level (1.1 V) for BOD on V<sub>CCD</sub>

#### · Wakeup support

- Up to 10 pins to wakeup from Hibernate mode
- Wakeup recognition bit for each wakeup source
- Up to 81 GPIO pins to wakeup from Deep Sleep mode
- Event Generator, SCB, Watchdog Timer, RTC alarms to wake from Deep Sleep modes

#### Clocks

- Internal main oscillator (IMO)
- Internal low-speed oscillator (ILO)
- External crystal oscillator (ECO)
- Watch crystal oscillator (WCO)
- Phase-locked loop (PLL)
- Frequency-locked loop (FLL)
- Low-power external crystal oscillator (LPECO)

#### Communication interfaces

- Up to four CAN FD channels
  - Increased data rate (up to 8 Mbps) compared to classic CAN, limited by physical layer topology and transceivers
  - Compliant to ISO 11898-1:2015
  - Supports all the requirements of Bosch CAN FD Specification V1.0 non-ISO CAN FD
  - ISO 16845:2015 certificate available
- Up to 12 runtime-reconfigurable SCB (serial communication block) channels, each configurable as I<sup>2</sup>C, SPI, or UART
- Up to two independent LIN channels
  - LIN protocol compliant with ISO 17987
- Up to two CXPI channels with data rate up to 20 kbps
- 10/100/1000 Mbps Ethernet MAC interface conforming to IEEE-802.3az
  - Supports the following PHY interfaces:

Media-independent interface (MII)

Reduced media-independent interface (RMII)

Reduced gigabit media-independent interface (RGMII)

- Compliant with IEEE-802.1AS, IEEE-802.1Qav, and IEEE-802.1Qbb for audio video bridging (AVB)
- Compliant with IEEE-1588 precision time protocol (PTP)

#### Serial memory interface (SMIF)

- Two SPIs (single, dual, quad, or octal), xSPI interface
- On-the-fly encryption and decryption
- Execute-In-Place (XIP) from external memory

#### Timers

- Up to 50 16-bit and 32 32-bit Timer/Counter Pulse-Width modulator (TCPWM) blocks for regular operations
  - Up to 12 16-bit counters optimized for motor-control operations (Equivalent to 6 stepper motor-control [SMC] channels with ZPD and slew rate control capability)
  - Supports timer, capture, quadrature decoding, pulse-width modulation (PWM), PWM with dead time (PW-M\_DT), pseudo-random PWM (PWM\_PR), and shift-register (SR) modes
- Up to 16 Event Generation (EVTGEN) timers supporting cyclic wakeup from Deep Sleep
  - Events trigger a specific device operation (such as execution of an interrupt handler, a SAR ADC conversion, and so on)

#### Based on Arm® Cortex®-M7 dual

**Features** 



## • Real time clock (RTC)

- Year/Month/Date, Day-of-week, Hour:Minute:Second fields
- 12- and 24-hour formats
- Automatic leap-year correction

## · I/O

- Up to 168 programmable I/Os
- Six I/O types
  - GPIO Standard (GPIO\_STD)
  - GPIO Enhanced (GPIO\_ENH)
  - GPIO Stepper Motor Control (GPIO\_SMC)
  - High-Speed I/O Standard (HSIO\_STD)
  - High-Speed I/O Standard with Low Noise (HSIO\_STDLN)
  - High-Speed I/O Enhanced (HSIO\_ENH)
  - High-Speed I/O Enhanced Differential (HSIO\_ENH\_PDIFF)

#### Power

- Regulators
  - Generates 1.1-V nominal core supply from a 2.7-V to 5.5-V input supply
  - Two regulators:

Deep Sleep

Core internal

- PMIC control module

#### · Programmable analog

- One SAR A/D converter
  - Each ADC supports 32 logical channels, with 48 external channels. Any external channel can be connected to any logical channel in the SAR.
  - 12-bit resolution and sampling rates up to 1 Msps
- The ADC also supports six internal analog inputs like
  - Bandgap reference to establish absolute voltage levels
  - Calibrated diode for junction temperature calculations
  - Two AMUXBUS inputs and two direct connections to monitor supply levels
- ADC supports addressing of external multiplexers
- ADC has a sequencer supporting autonomous scanning of configured channels

#### Smart I/O

- One smart I/O block, which can perform Boolean operations on signals going to and from I/Os
- Up to eight I/Os (GPIO\_STD) supported

#### Debug interface

- JTAG controller and interface compliant to IEEE-1149.1-2001
- Arm® SWD (serial wire debug) port
- Supports Arm® Embedded Trace Macrocell (ETM) Trace
  - · Data trace using SWD
  - Instruction and data trace using JTAG

#### Compatible with industry-standard tools

GHS MULTI or IAR EWARM for code development and debugging

#### Packages

- 327-BGA, 17 × 17 × 1.70 mm

# Based on Arm® Cortex®-M7 dual





# Table of contents

| General description                                 |     |
|-----------------------------------------------------|-----|
| Features                                            |     |
| Table of contents                                   |     |
| 1 Features list                                     |     |
| 2 Blocks and functionality                          |     |
| Block diagram                                       |     |
| 3 Functional description                            |     |
| 3.1 CPU subsystem                                   |     |
| 3.2 System resources                                |     |
| 3.3 Peripherals                                     |     |
| 3.4 Graphics                                        |     |
| 3.5 I/Os                                            |     |
| 4 CYT4DN address map                                |     |
| 5 Flash base address map                            |     |
| 6 Peripheral I/O map                                |     |
| 7 CYT4DN clock diagram                              |     |
| 8 CYT4DN CPU start-up sequence                      |     |
| 9 Pin assignment                                    |     |
| 10 High-speed I/O matrix connections                |     |
| 11 Package pin list and alternate functions         |     |
| 12 Power pin assignments                            |     |
| 13 Alternate function pin assignments               |     |
| 13.1 Pin function description                       |     |
| 14 Interrupts and wake-up assignments               |     |
| 15 Core interrupt types                             |     |
| 16 Trigger multiplexer                              |     |
| 17 Triggers group inputs                            |     |
| 18 Triggers group outputs                           |     |
| 19 Triggers one-to-one                              |     |
| 20 Peripheral clocks                                |     |
| 21 Faults                                           |     |
| 22 Peripheral protection unit fixed structure pairs |     |
| 23 Bus masters                                      |     |
| 24 Miscellaneous configuration                      |     |
| <b>25 Development support</b> 25.1 Documentation    |     |
| 25.2 Tools                                          |     |
| 26 Electrical specifications                        |     |
| 26.1 Absolute maximum ratings                       |     |
| 26.2 Recommended operating conditions               |     |
| 26.3 Reset specifications                           |     |
| 26.4 I/O specifications                             |     |
| 26.5 Analog peripherals                             |     |
| 26.6 AC specifications                              |     |
| 26.7 Digital peripherals                            |     |
| 26.8 Memory26.8 Memory                              |     |
| 26.9 System resources                               |     |
| 26.10 Clock specifications                          |     |
| 26.11 Ethernet specifications                       |     |
| 26.12 Sound subsystem specifications                |     |
| 26.13 CXPI specifications                           |     |
| ZU.IJ CAF I SPECIIICAUUIIS                          | 1 i |

# Based on Arm® Cortex®-M7 dual



# Table of contents

| Revision history change log                  | 203 |
|----------------------------------------------|-----|
| Revision history                             | 200 |
| 30 Acronyms                                  | 198 |
| 29.3 MIPI formats supported                  | 197 |
| 29.2 Internal IP revisions                   |     |
| 29.1 External IP revisions                   |     |
| 29 Appendix                                  | 197 |
| 28 Packaging                                 | 195 |
| 27.1 Part number nomenclature                | 192 |
| 27 Ordering information                      | 191 |
| 26.15 Graphics subsystem specifications      | 184 |
| 26.14 Serial memory interface specifications | 176 |

6

# Based on Arm® Cortex®-M7 dual

Features list



#### **Features list** 1

#### Table 1-1 **CYT4DN feature list**

| Operation voltage for GPIO_STD, GPIO_ENH Operation voltage for GPIO_SMC Operation voltage for HSIO_STD/HSIO_STDLN Operation voltage for HSIO_ENH Operation Voltage for HSIO_ENH_PDIFF Core voltage VCCD Operation frequency                          | 327-BGA  Two 32-bit Arm® Cortex®-M7 CPUs and a 32-bit Arm® Cortex®-M0+ CPU  ASIL-B  2.7 V to 5.5 V  2.7 V to 5.5 V  3.0 V to 3.6 V  1.7 V to 2.0 V  1.7 V to 2.0 V |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Core Functional safety Operation voltage for GPIO_STD, GPIO_ENH Operation voltage for GPIO_SMC Operation voltage for HSIO_STD/HSIO_STDLN Operation voltage for HSIO_ENH Operation Voltage for HSIO_ENH_PDIFF Core voltage VCCD Operation frequency   | ASIL-B  2.7 V to 5.5 V  2.7 V to 5.5 V  3.0 V to 3.6 V  1.7 V to 2.0 V                                                                                             |  |
| Functional safety  Operation voltage for GPIO_STD, GPIO_ENH  Operation voltage for GPIO_SMC  Operation voltage for HSIO_STD/HSIO_STDLN  Operation voltage for HSIO_ENH  Operation Voltage for HSIO_ENH_PDIFF  Core voltage VCCD  Operation frequency | ASIL-B  2.7 V to 5.5 V  2.7 V to 5.5 V  3.0 V to 3.6 V  1.7 V to 2.0 V                                                                                             |  |
| Operation voltage for GPIO_STD, GPIO_ENH Operation voltage for GPIO_SMC Operation voltage for HSIO_STD/HSIO_STDLN Operation voltage for HSIO_ENH Operation Voltage for HSIO_ENH_PDIFF Core voltage VCCD Operation frequency                          | 2.7 V to 5.5 V<br>2.7 V to 5.5 V<br>3.0 V to 3.6 V<br>1.7 V to 2.0 V                                                                                               |  |
| Operation voltage for GPIO_SMC Operation voltage for HSIO_STD/HSIO_STDLN Operation voltage for HSIO_ENH Operation Voltage for HSIO_ENH_PDIFF Core voltage VCCD Operation frequency                                                                   | 2.7 V to 5.5 V<br>3.0 V to 3.6 V<br>1.7 V to 2.0 V                                                                                                                 |  |
| Operation voltage for HSIO_STD/HSIO_STDLN  Operation voltage for HSIO_ENH  Operation Voltage for HSIO_ENH_PDIFF  Core voltage VCCD  Operation frequency                                                                                              | 3.0 V to 3.6 V<br>1.7 V to 2.0 V                                                                                                                                   |  |
| Operation voltage for HSIO_ENH Operation Voltage for HSIO_ENH_PDIFF Core voltage VCCD Operation frequency                                                                                                                                            | 1.7 V to 2.0 V                                                                                                                                                     |  |
| Operation Voltage for HSIO_ENH_PDIFF  Core voltage VCCD  Operation frequency                                                                                                                                                                         |                                                                                                                                                                    |  |
| Core voltage VCCD  Operation frequency                                                                                                                                                                                                               | 1.7 V to 2.0 V                                                                                                                                                     |  |
| Operation frequency                                                                                                                                                                                                                                  |                                                                                                                                                                    |  |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                | 1.09 V to 1.21 V                                                                                                                                                   |  |
|                                                                                                                                                                                                                                                      | Arm® Cortex®-M7 320 MHz (max for each) and Arm® Cortex®-M0+ 100 MHz (max                                                                                           |  |
| MPU, PPU                                                                                                                                                                                                                                             | Supported                                                                                                                                                          |  |
| FPU                                                                                                                                                                                                                                                  | Supports both single (32-bit) and double (64-bit) precision                                                                                                        |  |
| DSP-MUL/DIV/MAC                                                                                                                                                                                                                                      | Supported by Arm® Cortex®-M7 CPUs                                                                                                                                  |  |
| TCM                                                                                                                                                                                                                                                  | 64-KB instruction and 64-KB data for each Cortex®-M7 CPU                                                                                                           |  |
| Memory                                                                                                                                                                                                                                               |                                                                                                                                                                    |  |
| Code-flash Code-flash                                                                                                                                                                                                                                | 6336 KB (6080 KB/Large Sectors + 256 KB/Small Sectors)                                                                                                             |  |
| Work-flash                                                                                                                                                                                                                                           | 128 KB (96 KB/Large Sectors+ 32 KB/Small Sectors)                                                                                                                  |  |
| SRAM (configurable for retention)                                                                                                                                                                                                                    | 640 KB (SRAM0/256 KB + SRAM1/256 KB + SRAM2/128 KB)                                                                                                                |  |
| ROM                                                                                                                                                                                                                                                  | 64 KB                                                                                                                                                              |  |
| Communication Interfaces                                                                                                                                                                                                                             |                                                                                                                                                                    |  |
| CANO/1 (CAN-FD: Up to 8 Mbps)                                                                                                                                                                                                                        | 4 ch                                                                                                                                                               |  |
| CAN RAM                                                                                                                                                                                                                                              | 16 KB per instance (2 ch), 32 KB in total                                                                                                                          |  |
| Serial communication block (SCB)                                                                                                                                                                                                                     | 12 ch                                                                                                                                                              |  |
| LINO                                                                                                                                                                                                                                                 | 2 ch                                                                                                                                                               |  |
| CXPI controller                                                                                                                                                                                                                                      | 2 ch                                                                                                                                                               |  |
| Ethernet MAC                                                                                                                                                                                                                                         | 1 ch × 10/100/1000                                                                                                                                                 |  |
| Memory Interfaces                                                                                                                                                                                                                                    |                                                                                                                                                                    |  |
| SMIF (Single SPI / Dual SPI / Quad SPI / Octal SPI / xSPI)                                                                                                                                                                                           | 2 ch (HSIO_ENH + HSIO_ENH_PDIFF at 166 MHz)                                                                                                                        |  |
| Timers                                                                                                                                                                                                                                               |                                                                                                                                                                    |  |
| RTC                                                                                                                                                                                                                                                  | 1 ch                                                                                                                                                               |  |
| TCPWM (16-bit)                                                                                                                                                                                                                                       | 38 ch                                                                                                                                                              |  |
| TCPWM (16-bit) Motor Control                                                                                                                                                                                                                         | 12 ch (Equivalent to 6 ch SMC with ZPD and slew rate control)                                                                                                      |  |
| TCPWM (32-bit)                                                                                                                                                                                                                                       | 32 ch                                                                                                                                                              |  |
| External Interrupts                                                                                                                                                                                                                                  | 168                                                                                                                                                                |  |
| Analog                                                                                                                                                                                                                                               |                                                                                                                                                                    |  |
| -                                                                                                                                                                                                                                                    | 1 Unit (SAR0, 32 logical channels)                                                                                                                                 |  |
| 12-bit, 1 Msps SAR ADC                                                                                                                                                                                                                               | 48 external channels                                                                                                                                               |  |
| . ,                                                                                                                                                                                                                                                  | 6 ch for Internal sampling                                                                                                                                         |  |
| Security                                                                                                                                                                                                                                             |                                                                                                                                                                    |  |
| Flash Security (program/work read protection)                                                                                                                                                                                                        | Supported                                                                                                                                                          |  |
| Flash Chip erase enable Configurable                                                                                                                                                                                                                 |                                                                                                                                                                    |  |

## Based on Arm® Cortex®-M7 dual

Features list



#### Table 1-1 **CYT4DN feature list** (continued)

| Sound                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                 | Packages<br>327-BGA                                                                |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| Sound         2 ch (5 mixer sources)           PCM-PWM         2 ch           TDM         4 TDM structures (each support 32 channels)           TDM/S         4 ch (TDMO/1/2/3: TX and RX)           Audio DAC         1 ch           Sound Generator (SG)         5 ch           Caphics         Supported           Embedded Wideo RMM         4096 KB (with protection)           Vector Drawing         Supported (on the fly)           Ecole/Rotate/Blend         Supported (on the fly)           Graphics Engine Clock         250 MHz (max)           Timing Control         One capture (1 x Ref)           Video Capture         One Capture (1 x Ref)           Video Capture Formats         TL-1TUSSE (8/1)tb-lit, RGB/TW interfaced or progressive), Parallel RGB (1 to 24 bpp), YUV444, YUV422           Wildeo Capture Formats         Maximum two displays single or 1 x WIPI CSI-2, up to 4 lanes)           KGB888/TTL Output         1 ch at 90 MHz (max)           FPD-link/LVDS Output         1 ch at 90 MHz (max)           MPI CSI-2 input         1 ch at 90 MHz (max)           MPI CSI-2 input         1 ch at 90 MHz (max)           MPI CSI-2 input         1 ch at 90 MHz (max)           MPI CSI-2 input         1 ch at 90 MHz (max)           POP Cocoder         Disapported         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Features                                        |                                                                                    |  |  |
| Miser   2 ch (5 mixer sources)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | eSHE / HSM                                      | By separate firmware <sup>[2]</sup>                                                |  |  |
| PCM-PWM         2 ch           TDM         4 TDM structures (each support 32 channels)           TDM/IPS         4 ch (TDMO/L/23: TX and RX)           Audio DAC         1 ch           Sound Generator (SG)         5 ch           Emphits         5 ch           Emphided Video RAM         4096 KB (with protection)           Vector Drawing         Supported           Warping         Supported (on the fity)           Scale/Rotate/Blend         Supported (on the fity)           Graphics Engine Clock         250 MHz (max)           Timing Control         One Capture (1x KRB or 1x MIP) (ESL2, up to 4 lanes)           Video Capture         One Capture (1x KRB or 1x MIP) (ESL2, up to 4 lanes)           Wideo Capture Formats         TTL -ITUSES (5,10-bit, RGR) (5,10-bit, RGR)/VI Vinterlaced or progressive), Parallel RGB (1 to 24 bpp), VUV444, VUV422           Wideo Capture Formats         Maximum two displays simultaneously (2x LVDS single or 1 x LVDS dual and 1 x RGB)           RGB888/TTL Output         1 ch at 80 MHz (max)           FPD-link/LVDS Output         1 ch at 80 MHz (max)           FPD-link/LVDS Output         1 ch at 80 MHz (max)           MBPI CSL-2 linput         2 lane MIPI CSL-2 at 220 MHz pixel clock (max)           JPEG Decoder         2 lane MIPI CSL-2 at 120 MHz pixel clock (max)           JPE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Sound                                           |                                                                                    |  |  |
| TDM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Mixer                                           | 2 ch (5 mixer sources)                                                             |  |  |
| TDM/PS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PCM-PWM                                         | 2 ch                                                                               |  |  |
| Audio DAC 1 ch  Sound Generator (SG) 5 ch  Graphics  Tembedded Video RAM 4096 KB (with protection)  Vector Drawing Supported  Embedded Video RAM 4096 KB (with protection)  Vector Drawing Supported  Warping Supported (on the fly)  Scale/Rotate/Blend Supported (on the fly)  Scale/Rotate/Blend Supported (on the fly)  Scale/Rotate/Blend Supported (on the fly)  Video Capture (1 × RGB or 1 × MIPI CSI-2, up to 4 lanes)  Video Capture One output  Video Capture Formats Parallel RGB It 10 × 4 pbp, Vivu444, Viv422  Number of Displays RGB/YUV interfaced or progressive),  Parallel RGB It 10 × 4 pbp, Vivu444, Vivu422  Maximum two displays simultaneously (2 × IVDS single or 1 × LVDS dual and 1 × RGB)  RGB888/TTL Output 1 ch at 80 MHz (max)  FPD-link/LVDS Output Single channel LVDS at 110 MHz pixel clock (max)  AMPI CSI-2 laput Video performance up to 1600 × 800 © 60 Hz  Decompressed data in either packed (VIV444, RGB, Gray - 8/J4 bpp) or semi-plai (VIV422, VIV422, VIV422, VIV422, VIV421, VIV41 × 8/16 bpp) buffer formats  System  DMA Controller P-DMAO with 76 channels (32 general purpose), P-DMAI with 84 channels (16 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (16 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (16 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (17 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (17 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (17 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels, and AXI M-DMAI with 4 channels (18 gene purpose), M-DMAO with 8 channels,  | TDM                                             | 4 TDM structures (each support 32 channels)                                        |  |  |
| Sound Generator (SG)   Sich                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TDM/I <sup>2</sup> S                            | 4 ch (TDM0/1/2/3: TX and RX)                                                       |  |  |
| Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Audio DAC                                       | 1 ch                                                                               |  |  |
| Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Sound Generator (SG)                            | 5 ch                                                                               |  |  |
| Bendedded Video RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Graphics                                        |                                                                                    |  |  |
| Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2/2.5 D Engine                                  | Supported                                                                          |  |  |
| Supported (on the fly)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Embedded Video RAM                              | 4096 KB (with protection)                                                          |  |  |
| Scale/Rotate/Blend Supported (on the fly) Graphics Engine Clock 750 MHz (max) 71ming Control One output Video Capture One Capture (IX RGB or 1 x MIPI CSI-2, up to 4 lanes) Video Capture Formats TTL - ITU656 (8-/10-bit, RGB/YUV interlaced or progressive), Parallel RGB (1 to 24 bpp), YUV444, YUV422 MPI CSI-2 - Table 29-3 Number of Displays Number of Displ | Vector Drawing                                  | Supported                                                                          |  |  |
| Timing Control   | Warping                                         | Supported (on the fly)                                                             |  |  |
| Timing Control Video Capture One Capture (1 × RGB or 1 × MIPI CSI-2, up to 4 lanes)  TTL - ITU656 (8-/10-bit, RGB/YUV interlaced or progressive), Parallel RGB (1 to 24 bpp), VIVA44, VIVA22 MIPI CSI-2 - Table 29-3  Number of Displays Number of Displays  RGB888/TTL Output 1 ch at 80 MHz (max)  PPD-link/LVDS Output  Dual channel LVDS at 120 MHz pixel clock (max)  Single channel LVDS at 110 MHz pixel clock (max)  Single channel LVDS at 110 MHz pixel clock (max)  2 lane MIPI CSI-2 at 110 MHz pixel clock (max)  PEG Decoder Decompressed data in either packed (YUV444, RGB, Gray - 8/24 bpp) or semi-play (YUV422, YUV420, YUV411 - 8/16 bpp) buffer formats  System  P-DMAO with 76 channels (32 general purpose), P-DMAL with 84 channels (16 general LOW speed Oscillator  Internal Main Oscillator Internal Low speed Oscillator PLL Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz  FLL Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  Clock supervisor Cyclic wakeup from Deep Sleep GPIO Standard (GPIO_STD) GPIO Enhanced (GPIO_ENH)  One Capture (1 × RGB or 1 × MIPI CSI-2, up to 4 lanes)  TTL - ITU656 (8-10-bit, RGB/PUV interlaced or progressive), parallel RGB (1 to 24 bpp), VUV422, VUV422  Maximum two displays simultaneously  Advanced (FIO_STD) Amazim two displays simultaneously  All and 10 × All Pixel Loutput frequency: up to 320 MHz  TIL Internal Low speed Oscillator Supported GPIO Enhanced (GPIO_ENH)  8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Scale/Rotate/Blend                              | Supported (on the fly)                                                             |  |  |
| Video Capture       One Capture (1 × RGB or 1 × MIPI CSI-2, up to 4 lanes)         Video Capture Formats       TTL - ITU656 (8-/10-bit, RGB/YUV interlaced or progressive), Parallel RGB (1 to 24 bpp), YUV444, YUV422 MIPI CSI-2 Table 29-3         Number of Displays       Maximum two displays simultaneously (2 × LVDS single or 1 × LVDS dual and 1 × RGB)         RGB888/TTL Output       1 ch at 80 MHz (max)         FPD-link/LVDS Output         Dual channel LVDS at 220 MHz pixel clock (max)         FPD-link/LVDS Output         A lane MIPI CSI-2 at 110 MHz pixel clock (max)         JPEG Decoder         JPEG Decoder         Video performance up to 1600 × 800 @ 60 Hz Decompressed data in either packed (YUV444, RGB, Gray - 8)/24 bpp) or semi-plat (YUV422, YUV420, YUV411 - 8/16 bpp) buffer formats         System         DMA Controller       P-DMA0 with 76 channels (32 general purpose), P-DMA1 with 84 channels (16 gene purpose), M-DMA0 with 8 channels, and AXIM-DMA1 with 4 channels         Internal Low speed Oscillator       8 MHz         Internal Low speed Oscillator       3 2.768 kHz (nominal)         PLL       Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 320 MHz         FLL       Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz         Watchdog timer and multi-counter watchd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Graphics Engine Clock                           | 250 MHz (max)                                                                      |  |  |
| TTL - ITU556 (8-/10-bit, RGB/VUV interlaced or progressive), Parallel RGB (1 to 24 bpp), VUV444, VUV422   MPI CSI-2 Table 29-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Timing Control                                  | One output                                                                         |  |  |
| Parallel RGB (1 to 24 bpp), YUW444, YUW422   MIPI CSI-2 - Table 29-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Video Capture                                   | One Capture (1 × RGB or 1 × MIPI CSI-2, up to 4 lanes)                             |  |  |
| RGB888/TTL Output  1 ch at 80 MHz (max)  PPD-link/LVDS Output  Dual channel LVDS at 220 MHz pixel clock (max)  Single channel LVDS at 110 MHz pixel clock (max)  Allane MIPI CSI-2 at 220 MHz pixel clock (max)  Video performance up to 1600 × 800 @ 60 Hz  Decompressed data in either packed (YUV444, RGB, Gray- 8/24 bpp) or semi-plat (YUV422, YUV411- 8/16 bpp) buffer formats  System  P-DMA Controller  P-DMAO with 76 channels (32 general purpose), P-DMA1 with 84 channels (16 general purpose), M-DMA0 with 8 channels, and AXI M-DMA1 with 4 channels  Internal Low speed Oscillator  PLL  Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz  FLL  Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  Supported (WDT + 3 × MCWDT)  MCWDT#0 tied to CMO+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Clock supervisor  Supported  GPIO Standard (GPIO_STD)  49  GPIO Enhanced (GPIO_ENH)  8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Video Capture Formats                           | Parallel RGB (1 to 24 bpp), YUV444, YUV422                                         |  |  |
| Dual channel LVDS at 220 MHz pixel clock (max)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Number of Displays                              | Maximum two displays simultaneously (2 × LVDS single or 1 × LVDS dual and 1 × RGB) |  |  |
| Single channel LVDS at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 220 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 210 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI-2 at 110 MHz pixel clock (max)  ### A lane MIPI cSI- | RGB888/TTL Output                               | 1 ch at 80 MHz (max)                                                               |  |  |
| Single channel LVDS at 110 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 220 MHz pixel clock (max)  ### A lane MIPI CSI-2 at 110 MHz pixel clock (max)  ### JEEG Decoder  ### Decompressed data in either packed (YUV444, RCB, Gray - 8/24 bpp) or semi-plan (YUV422, YUV420, YUV411 - 8/16 bpp) buffer formats  ### System  ### DMA Controller  ### P-DMA0 with 76 channels (32 general purpose), P-DMA1 with 84 channels (16 general purpose), M-DMA0 with 8 channels, and AXI M-DMA1 with 4 channels  ### Internal Main Oscillator  ### B MHz  ### Internal Low speed Oscillator  ### Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz  ### FLL  ### Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### Watchdog timer and multi-counter watchdog timer  ### Clock supervisor  ### Clock supervisor  ### Clock supervisor  ### Supported  ### CVIC wakeup from Deep Sleep  ### Supported  ### GPIO Standard (GPIO_ENH)  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 320 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  ### B Input frequency: 0.25 to 100 MHz  ### B Input freque | EDD link/IVDS Output                            | Dual channel LVDS at 220 MHz pixel clock (max)                                     |  |  |
| 2 lane MIPI CSI-2 at 110 MHz pixel clock (max)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | rrb-iiik/LVb3 Output                            | Single channel LVDS at 110 MHz pixel clock (max)                                   |  |  |
| 2 lane MIPI CSI-2 at 110 MHz pixel clock (max)   JPEG Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MIDI CSI 2 Input                                | 4 lane MIPI CSI-2 at 220 MHz pixel clock (max)                                     |  |  |
| JPEG Decoder       Decompressed data in either packed (YUV444, RGB, Gray - 8/24 bpp) or semi-plant (YUV422, YUV421 - 8/16 bpp) buffer formats         System         DMA Controller       P-DMA0 with 76 channels (32 general purpose), P-DMA1 with 84 channels (16 general purpose), M-DMA0 with 8 channels, and AXI M-DMA1 with 4 channels         Internal Main Oscillator       8 MHz         Internal Low speed Oscillator       32.768 kHz (nominal)         PLL       Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz         FLL       Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz         Watchdog timer and multi-counter watchdog timer       Supported (WDT + 3× MCWDT) MCWDT#1 to CM7_0, MCWDT#2 to CM7_1         Clock supervisor       Supported         Cyclic wakeup from Deep Sleep       Supported         GPIO Standard (GPIO_STD)       49         GPIO Enhanced (GPIO_ENH)       8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MIF1 C31-2 IIIput                               | 2 lane MIPI CSI-2 at 110 MHz pixel clock (max)                                     |  |  |
| P-DMA0 with 76 channels (32 general purpose), P-DMA1 with 84 channels (16 general purpose), M-DMA0 with 8 channels, and AXI M-DMA1 with 4 channels  Internal Main Oscillator  Internal Low speed Oscillator  PLL  Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz  FLL  Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  MCWDT#0 tied to CM0+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Clock supervisor  Supported  Cyclic wakeup from Deep Sleep  Supported  GPIO Standard (GPIO_STD)  49  GPIO Enhanced (GPIO_ENH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | JPEG Decoder                                    | Decompressed data in either packed (YUV444, RGB, Gray - 8/24 bpp) or semi-planar   |  |  |
| DMA Controllerpurpose), M-DMA0 with 8 channels, and AXI M-DMA1 with 4 channelsInternal Main Oscillator8 MHzInternal Low speed Oscillator32.768 kHz (nominal)PLLInput frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHzFLLInput frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHzWatchdog timer and multi-counter watchdog timerSupported (WDT + 3× MCWDT)<br>MCWDT#0 tied to CM0+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1Clock supervisorSupportedCyclic wakeup from Deep SleepSupportedGPIO Standard (GPIO_STD)49GPIO Enhanced (GPIO_ENH)8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | System                                          |                                                                                    |  |  |
| Internal Low speed Oscillator  PLL Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz  FLL Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  Clock supervisor  Clock supervisor  Cyclic wakeup from Deep Sleep  GPIO Standard (GPIO_STD)  GPIO Enhanced (GPIO_ENH)  32.768 kHz (nominal)  49  MCWDT#0 tied to CMO+, MCWDT#1 to CUPUT to CMO MHz  Supported (WDT + 3× MCWDT)  MCWDT#0 tied to CMO+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Supported  Supported  GPIO Standard (GPIO_STD)  49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DMA Controller                                  |                                                                                    |  |  |
| PLL Input frequency: 3.988 to 33.34 MHz, PLL output frequency: up to 320 MHz  FLL Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  Supported (WDT + 3× MCWDT)  MCWDT#0 tied to CM0+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Clock supervisor  Supported  Cyclic wakeup from Deep Sleep  Supported  GPIO Standard (GPIO_STD)  49  GPIO Enhanced (GPIO_ENH)  8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Internal Main Oscillator                        | 8 MHz                                                                              |  |  |
| FLL Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  Supported (WDT + 3× MCWDT)  MCWDT#0 tied to CM0+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Clock supervisor  Supported  Cyclic wakeup from Deep Sleep  Supported  GPIO Standard (GPIO_STD)  49  GPIO Enhanced (GPIO_ENH)  8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Internal Low speed Oscillator                   | 32.768 kHz (nominal)                                                               |  |  |
| FLL Input frequency: 0.25 to 100 MHz, FLL output frequency: up to 100 MHz  Watchdog timer and multi-counter watchdog timer  Supported (WDT + 3× MCWDT)  MCWDT#0 tied to CM0+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Clock supervisor  Supported  Cyclic wakeup from Deep Sleep  Supported  GPIO Standard (GPIO_STD)  49  GPIO Enhanced (GPIO_ENH)  8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PLL                                             | • • • • • • • • • • • • • • • • • • • •                                            |  |  |
| MCWDT#0 tied to CMO+, MCWDT#1 to CM7_0, MCWDT#2 to CM7_1  Clock supervisor Supported  Cyclic wakeup from Deep Sleep Supported  GPIO Standard (GPIO_STD) 49  GPIO Enhanced (GPIO_ENH) 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | FLL                                             |                                                                                    |  |  |
| Cyclic wakeup from Deep Sleep Supported  GPIO Standard (GPIO_STD) 49  GPIO Enhanced (GPIO_ENH) 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Watchdog timer and multi-counter watchdog timer | Supported (WDT + 3× MCWDT)                                                         |  |  |
| GPIO Standard (GPIO_STD)  GPIO Enhanced (GPIO_ENH)  8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Clock supervisor                                |                                                                                    |  |  |
| GPIO Enhanced (GPIO_ENH) 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Cyclic wakeup from Deep Sleep                   | Supported                                                                          |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GPIO Standard (GPIO_STD)                        | 49                                                                                 |  |  |
| CDIO SMC (CDIO SMC) <sup>[3]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GPIO Enhanced (GPIO_ENH)                        | 8                                                                                  |  |  |
| uriu sinic (uriu_sinic)** 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | GPIO SMC (GPIO_SMC) <sup>[3]</sup>              | 24                                                                                 |  |  |

## Notes

Enhanced Secure Hardware Extension (eSHE) and Hardware Security Module (HSM) support are enabled by third-party firmware.
 High current SMC I/O for direct connections to stepper motor coils for pointer instruments.

# Based on Arm® Cortex®-M7 dual

Features list



 Table 1-1
 CYT4DN feature list (continued)

| Features                                    | Packages<br>327-BGA                                                 |  |  |
|---------------------------------------------|---------------------------------------------------------------------|--|--|
| reatures                                    |                                                                     |  |  |
| HSIO Standard (HSIO_STD)                    | 18                                                                  |  |  |
| HSIO Standard Low Noise (HSIO_STDLN)        | 43                                                                  |  |  |
| HSIO Enhanced (HSIO_ENH)                    | 22                                                                  |  |  |
| HSIO Enhanced Differential (HSIO_ENH_PDIFF) | 4                                                                   |  |  |
| Smart I/O (Blocks)                          | 1 block, mapped through 8 I/Os                                      |  |  |
| Low-voltage detect                          | Two, 26 selectable levels                                           |  |  |
| Maximum ambient temperature                 | 105 °C for S-grade                                                  |  |  |
| Debug interface                             | SWD/JTAG                                                            |  |  |
| Debug Trace                                 | Arm® Cortex®-M7 ETB size of 8 KB, Arm® Cortex®-M0+ MTB size of 4 KB |  |  |

Blocks and functionality



#### 2 **Blocks and functionality**

# **Block diagram**



The **Block diagram** shows a simplified view of the interconnection between subsystems and blocks. CYT4DN has five major subsystems: CPU, system resources, peripherals, graphics, and  $I/O^{[4,5,6,7,8]}$ . The color-coding shows the lowest power mode where the particular block is still functional.

CYT4DN provides extensive support for programming, testing, debugging, and tracing of both hardware and firmware.

Debug-on-chip functionality enables in-system debugging using the production device. It does not require special interfaces, debugging pods, simulators, or emulators.

The JTAG interface is fully compatible with industry-standard third-party probes such as I-jet, J-Link, and GHS.

The debug circuits are enabled by default.

CYT4DN provides a high level of security with robust flash protection and the ability to disable features such as debug.

Additionally, each device interface can be permanently disabled for applications concerned with phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled.

GPIO\_STD supporting 2.7 V to 5.5 V V<sub>DDIO</sub> range.
 GPIO\_ENH supporting 2.7 V to 5.5 V V<sub>DDIO</sub> range with higher currents at lower voltages.
 GPIO\_SMC supporting 2.7 V to 5.5 V V<sub>DDIO</sub> range with currents higher than GPIO\_ENH.
 HSIO\_STD/HSIO\_STDLN supporting 3.0 V to 3.6 V V<sub>DDIO</sub> range with high-speed signaling and programmable drive strength.
 HSIO\_ENH and HSIO\_ENH\_PDIFF supporting 1.7 V to 2.0 V V<sub>DDIO</sub> range.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



# 3 Functional description

# 3.1 CPU subsystem

#### 3.1.1 CPU

The CYT4DN CPU subsystem contains a 32-bit Arm® Cortex®-M0+ CPU with MPU, and two 32-bit Arm® Cortex®-M7 CPUs, each with MPU, single/double-precision FPU, and 16-KB data and instruction caches. This subsystem also includes P-/M-DMA controllers, a cryptographic accelerator, 6336 KB of code-flash, 128 KB of work-flash, 640 KB of SRAM, and 64 KB of ROM.

The Cortex®-M0+ CPU provides a secure, un-interruptible boot function. This guarantees that, following completion of the boot function, system integrity is valid and privileges are enforced. Shared resources (flash, SRAM, peripherals, and so on) can be accessed through bus arbitration, and exclusive accesses are supported by an inter-processor communication (IPC) mechanism using hardware semaphores.

Each Cortex®-M7 CPU has 64 KB of instruction and 64 KB of data TCM with programmable read wait states. Each TCM is clocked by the associated Cortex®-M7 CPU clock.

#### 3.1.2 DMA controllers

CYT4DN has three DMA controllers: P-DMA0 with 32 general purpose and 44 dedicated channels, P-DMA1 with 16 general purpose and 68 dedicated channels, M-DMA0 with eight channels, and AXI M-DMA1 with four channels. P-DMA is used for peripheral-to-memory and memory-to-peripheral data transfers and provides low latency for a large number of channels. Each P-DMA controller uses a single data-transfer engine that is shared by the associated channels. General purpose channels have a rich interconnect matrix including P-DMA cross triggering which enables demanding data-transfer scenarios. Dedicated channels have a single triggering input (such as an ADC channel) to handle common transfer needs. M-DMA is used for memory-to-memory data transfers and provides high memory bandwidth for a small number of channels. M-DMA uses a dedicated data-transfer engine for each channel. They support independent accesses to peripherals using the AHB multi-layer bus. AXI M-DMA is used to provide access to AXI slaves like VRAM.

### 3.1.3 Flash

CYT4DN has 6336 KB (6080 KB with a 32-KB sector size, and 256 KB with an 8-KB sector size) of code-flash with an additional work-flash of 128 KB (96 KB with a 2-KB sector size, and 32 KB with a 128-B sector size). Work-flash is optimized for reprogramming many more times than code-flash. Code-flash supports Read-While-Write (RWW) operation so that flash may be updated while the CPU is active. Both the code-flash and work-flash areas support dual-bank operation for over-the-air (OTA) programming.

#### 3.1.4 SRAM

CYT4DN has 640 KB of SRAM with three independent controllers. SRAM0 provides Deep Sleep retention in 32-KB increments while SRAM1/2 are selectable between fully retained and not retained.

#### 3.1.5 ROM

CYT4DN has 64 KB of ROM that contains boot and configuration routines. This ROM enables secure boot and authentication of user flash to guarantee a secure system.

# 3.1.6 Cryptography accelerator for security

The cryptography accelerator implements (3)DES block cipher, AES block cipher, SHA hash, cyclic redundancy check, pseudo random number generation, true random number generation, Galois/counter mode, and a vector unit to support asymmetric key cryptography such as RSA and ECC.

Depending on the part number, this block is either completely or partially available or not available at all. See "Ordering information" on page 191 for more details.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



# 3.2 System resources

# 3.2.1 Power system

The power system ensures that the supply voltage levels meet the requirements of each power mode, and provides a full-system reset when these levels are not valid. Internal power-on reset (POR) guarantees full-chip reset during the initial power ramp.

Three BOD circuits monitor the external supply voltages ( $V_{DDD}$ ,  $V_{DDA\_ADC}$ ,  $V_{CCD}$ ). The BOD on  $V_{DDD}$  and  $V_{CCD}$  is initially enabled and cannot be disabled. The BOD on  $V_{DDA\_ADC}$  is initially disabled and can be enabled by the user. For the external supplies  $V_{DDD}$  and  $V_{DDA\_ADC}$ , BOD circuits are software-configurable with two settings; a 2.7-V minimum voltage that is robust for all internal signaling, and a 3.0-V minimum voltage, which is also robust for all I/O specifications (which are guaranteed at 2.7 V). The BOD on  $V_{CCD}$  is provided as a safety measure and is not a robust detector.

Three over-voltage detection (OVD) circuits are provided for monitoring external supplies ( $V_{DDD}$ ,  $V_{DDA\_ADC}$ ,  $V_{CCD}$ ), and overcurrent detection circuits (OCD) for monitoring internal and external regulators. OVD thresholds on  $V_{DDD}$  and  $V_{DDA\_ADC}$  are configurable with two settings; a 5.0-V and 5.5-V maximum voltage.

Two voltage detection circuits are provided to monitor the external supply voltage (V<sub>DDD</sub>) for falling and rising levels, each configurable for one of the 26 selectable levels.

All BOD, OVD, and OCD circuits on  $V_{DDD}$  and  $V_{CCD}$  generate a reset, because these protect the CPUs and fault logic. The BOD and OVD circuits on  $V_{DDA\ ADC}$  can be configured to generate either a reset, or a fault.

# 3.2.2 Regulators

CYT4DN contains two regulators that provide power to the low-voltage core transistors: Deep Sleep, and core internal. These regulators accept a 2.7-V to 5.5-V  $V_{DDD}$  supply and provide a low-noise 1.1-V supply to various parts of the device. These regulators are automatically enabled and disabled by hardware and firmware when switching between power modes. The core internal regulator operates in Active mode, and provide power to the CPU subsystem and associated peripherals.

#### 3.2.2.1 Deep Sleep

The Deep Sleep regulator is used to maintain power in a small number of blocks when in Deep Sleep mode. These blocks include the ILO and WDT timers, BOD detector, SCB0, SRAM memories, Smart I/O, and other configuration memories. The Deep Sleep regulator is enabled when in Deep Sleep mode, and the core internal regulator is disabled. It is disabled when XRES\_L is asserted (LOW) and when the core internal regulator is disabled.

#### 3.2.2.2 Core internal

The core internal regulator supports load currents up to 300 mA, and is operational during device start-up (boot process), and in Active/Sleep modes. (Graphics subsystem is not supported)

**Functional description** 



# 3.2.3 PMIC control module<sup>[9]</sup>

An internal PMIC module is available to control an external PMIC. The PMIC control module manages the handoff between the internal active regulator, used only for boot, and the external PMIC.

Both the core internal and external PMIC require an external bulk storage capacitor connected to the VCCD pin. This capacitor provides charge under the dynamic loads of the low-voltage core transistors.



Figure 3-1 Sample PMIC control interface

# 3.2.4 Clock system

The CYT4DN clock system provides clocks to all subsystems that require them, and glitch-free switching between different clock sources. In addition, the clock system ensures that no metastable conditions occur.

The clock system for CYT4DN consists of the 8-MHz IMO, two ILOs, four watchdog timers, eight PLLs, an FLL, five clock supervisors (CSV), a 7.2- to 33.34-MHz ECO, a 3.99- to 8.01-MHz LPECO, and a 32.768-kHz WCO.

The clock system supports three main clock domains: CLK\_HF, CLK\_SLOW, and CLK\_LF.

- CLK\_HFx are the Active mode clocks. Each can use any of the high frequency clock sources including IMO, EXT\_CLK, ECO, LPECO, FLL, or PLL
- CLK\_SLOW provides a reference clock for the Cortex®-CM0+ CPU, Crypto, P-/M-DMA, and other slow infrastructure blocks of CPU subsystem
- CLK\_LF is a Deep Sleep domain clock and provides a reference clock for the MCWDT or RTC modules. The
  reference clock for the CLK\_LF domain is either disabled or selectable from ILO0, ILO1, or WCO.

Table 3-1 CLK\_HF destinations

| Name    | Description                             |
|---------|-----------------------------------------|
| CLK_HF0 | CPUSS (Memories, CLK_SLOW, Peripherals) |
| CLK_HF1 | CPUSS (Cortex®-M7 CPU 0, 1)             |
| CLK_HF2 | CAN FD, CXPI, LIN, SCB, SAR             |
| CLK_HF3 | Event Generator, Clock output (CLK_EXT) |

#### Note

<sup>9.</sup> While CYT4DN can control various external PMICs, it is verified to work with both the Cypress S6BP501A and Infineon TLS208D1.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



Table 3-1 CLK\_HF destinations (continued)

| Name     | Description                                                 |
|----------|-------------------------------------------------------------|
| CLK_HF4  | Ethernet Internal Clock                                     |
| CLK_HF5  | Sound Subsystem #0 (TDM, SG, PWM, MIXER, DAC), Ethernet TSU |
| CLK_HF6  | Sound Subsystem #1 (TDM, SG, PWM, MIXER)                    |
| CLK_HF7  | Sound Subsystem #2 (TDM, SG, PWM)                           |
| CLK_HF8  | SMIF#0                                                      |
| CLK_HF9  | SMIF#1                                                      |
| CLK_HF10 | Video Subsystem                                             |
| CLK_HF11 | Video Display #0                                            |
| CLK_HF12 | Video Display #1                                            |
| CLK_HF13 | CSV                                                         |

#### 3.2.4.1 IMO clock source

The IMO is the frequency reference in CYT4DN when no external reference is available or enabled. The IMO operates at a frequency of around 8 MHz.

#### 3.2.4.2 ILO clock source

An ILO is a low-power oscillator, nominally 32.768 kHz, which generates clocks for a watchdog timer when in Deep Sleep mode. There are two ILOs to ensure clock supervisor (CSV) capability in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO, WCO, or ECO to improve their accuracy. ILO1 is also used for clock supervision.

#### 3.2.4.3 PLL and FLL

A PLL (three 200 MHz and five 400 MHz) or FLL may be used to generate high-speed clocks from the IMO, ECO, or an EXT\_CLK. The FLL provides a much faster lock than the PLL (5  $\mu$ s instead of 35  $\mu$ s) in exchange for a small amount (±1%) of frequency error<sup>[10]</sup> and a lower max output frequency (100 MHz instead of up to 400 MHz). 400-MHz PLLs supports spread spectrum clock generation (SSCG) with down spreading.

#### 3.2.4.4 Clock supervisor

Each clock supervisor (CSV) allows one clock (reference) to supervise the behavior of another clock (monitored). Each CSV has counters for both the monitored and reference clocks. Parameters for each counter determine the frequency of the reference clock as well as the upper and lower frequency limits of the monitored clock. If the frequency range comparator detects a stopped clock or a clock outside the specified frequency range, an abnormal state is signaled and either a reset or an interrupt is generated.

#### 3.2.4.5 **EXT\_CLK**

One of three GPIO\_STD I/Os can be used to provide an external clock input of up to 100 MHz. This clock can be used as the source clock for either the PLL or FLL, or can be used directly by the CLK\_HF domain.

#### 3.2.4.6 ECO

The ECO provides high-frequency clocking using an external crystal connected to the ECO\_IN and ECO\_OUT pins. It supports fundamental mode (non-overtone) quartz crystals, in the range of 7.2 to 33.34 MHz. When used in conjunction with the PLL, it generates CPU and peripheral clocks up to device's maximum frequency. ECO accuracy depends on the selected crystal. If the ECO is disabled, the associated pins can be used for any of the available I/O functions.

#### Note

10. Operation of reference-timed peripherals (such as a UART) with an FLL-based reference is not recommended due to the allowed.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



#### 3.2.4.7 **LPECO**

The LPECO provides high-frequency clocking using an external crystal connected to the LPECO\_IN and LPECO\_OUT pins. It supports fundamental mode (non-overtone) quartz crystals, in the range of 3.99 to 8.01 MHz. LPECO can operate during Deep Sleep, and Hibernate modes with significant lower current consumptions. It can also be used for real-time-clock applications. When used in conjunction with the PLL, it generates CPU and peripheral clocks up to device's maximum frequency.

#### 3.2.4.8 **WCO**

The WCO is a low-power, watch-crystal oscillator intended for real-time-clock applications. It requires an external 32.768-kHz crystal connected to the WCO\_IN and WCO\_OUT pins. The WCO can also be configured as a clock reference for CLK\_LF, which is the clock source for the MCWDT and RTC.

#### 3.2.5 Reset

CYT4DN can be reset from a variety of sources, including software. Most reset events are asynchronous and guarantee reversion to a known state. The reset cause (POR, BOD, OVD, overcurrent, XRES\_L, WDT, MCWDT, software reset, fault, CSV, Hibernate wakeup, debug) is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES\_L pin is available for external reset.

#### **Watchdog timer** 3.2.6

CYT4DN has one watchdog timer (WDT) and three multi-counter watchdog timers (MCWDT).

The WDT is a free-running counter clocked only by ILOO, which allows it to be used as a wakeup source from Hibernate. Watchdog operation is possible during all power modes. To prevent a device reset from a WDT timeout, the WDT must be serviced during a configured window. A watchdog reset is recorded in the reset cause register.

An MCWDT is available for each of the CPU cores. These timers provide more capabilities than the WDT, and are only available in Active, Sleep, and Deep Sleep modes. These timers have multiple counters that can be used separately or cascaded to trigger interrupts and/or resets. They are clocked from ILO0 or the WCO.

#### 3.2.7 **Power modes**

CYT4DN has six power modes that apply to the core functions, CM0+ core, and peripherals without power switches. Power modes for the CM7 cores and VIDEOSS are controlled separately.

- Active all peripherals are available
- Low-Power Active (LPACTIVE) Low-power profile of Active mode where all peripherals and the CPUs are available, but with limited capability
- Sleep all peripherals except the CPUs are available
- Low-Power Sleep (LPSLEEP) Low-power profile of Sleep mode where all peripherals except the CPUs are available, but with limited capability
- Deep Sleep only peripherals which work with CLK\_LF are available
- Hibernate the device and I/O states are frozen, the device resets on wakeup

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



## 3.3 Peripherals

## 3.3.1 Peripheral clock dividers

Integer and fractional clock dividers are provided for peripheral and timing purposes.

Table 3-2 Clock dividers - CPUSS Group (Number 0)

| Divider Type | Instances | Description                                                        |  |  |
|--------------|-----------|--------------------------------------------------------------------|--|--|
| div_8        | 9         | Integer divider, 8 bits                                            |  |  |
| div_16       | 16        | Integer divider, 16 bits                                           |  |  |
| div_16_5     | 7         | Fractional divider, 16.5 bits (16 integer bits, 5 fractional bits) |  |  |
| div_24_5     | 3         | Fractional divider, 24.5 bits (24 integer bits, 5 fractional bits) |  |  |

#### Table 3-3 Clock dividers - CPUSS Group (Number 1)

| Divider Type | Instances | Description                                                        |  |  |
|--------------|-----------|--------------------------------------------------------------------|--|--|
| div_8        | 3         | Integer divider, 8 bits                                            |  |  |
| div_16       | 4         | Integer divider, 16 bits                                           |  |  |
| div_24_5     | 7         | Fractional divider, 24.5 bits (24 integer bits, 5 fractional bits) |  |  |

## 3.3.2 Peripheral protection unit

The peripheral protection unit (PPU) controls and monitors unauthorized access from all masters (CPU, P-/M-DMA, Crypto, and any enabled debug interface) to the peripherals. It allows or restricts data transfers on the bus infrastructure. The access rules are enforced based on specific properties of a transfer, such as an address range for the transfer and access attributes (such as read/write, user/privilege, and secure/non-secure).

#### 3.3.3 12-bit SAR ADC

CYT4DN contains one 1-Msps SAR ADC. This ADC can be clocked at up to 26.67 MHz and provide a 12-bit result in 26 clock cycles.

The references for the SAR ADC comes from a dedicated pair of inputs: VREFH and  $VREFL^{[11]}$ .

CYT4DN supports 32 logical ADC channels which can select one of 54 input sources. Sources include 48 external inputs from I/Os, and six internal connections for diagnostic and monitoring purposes.

The number of ADC channels (per ADC and package type) are listed in Table 1-1.

SAR ADC has a sequencer, which autonomously cycles through the configured channels (sequencer scan) with zero-switching overhead (that is, the aggregate sampling bandwidth, when clocked at 26.67 MHz, is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is controlled through a state machine or firmware. The sequencer prioritizes trigger requests, enables the appropriate analog channel, controls ADC sampling, initiates ADC data conversion, manages results, and initiates subsequent conversions for repetitive or group conversions without CPU intervention.

SAR ADC has two analog multiplexers used to connect the signals to be measured to the ADC. One is SARMUX0 which has 24 GPIO\_STD inputs (ADC[0]\_0 to ADC[0]\_23), and six additional inputs to measure internal signals such as a band-gap reference, a temperature sensor, VCCD, VDDA\_ADC power supplies and AMUXBUSA/B signals. The other multiplexer is SARMUX1 which has 24 GPIO\_SMC inputs (ADC[1]\_0 to ADC[1]\_23).

CYT4DN has a temperature sensor. Software post processing is required to convert the temperature sensor reading into kelvin or Celsius values.

To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmed for each channel. ADC also supports range comparison, which allows fast detection of out-of-range values without having to wait for a sequencer scan to complete and for the CPU firmware to evaluate the measurement for out-of-range values.

The ADC is not usable in Deep Sleep and Hibernate modes as they require a high-speed clock. The ADC input reference voltage VREFH range is  $2.7 \, \text{V}$  to  $\text{V}_{\text{DDA-ADC}}$  and VREFL is  $\text{V}_{\text{SSA-ADC}}$ .

#### Note

11.VREF\_L prevents IR drops in the VSSIO and VSSA\_ADC paths from impacting the measurements. VREF\_L, when properly connected, reduces or removes the impact of IR drops in the VSS and VSSA\_ADC paths from measurements.

#### Based on Arm® Cortex®-M7 dual

Functional description



## 3.3.4 Timer/counter/PWM block (TCPWM)

The TCPWM block consists of 16-bit (50 channels) and 32-bit (32 channels) counters with user-programmable period.

Each TCPWM counter contains a capture register to record the count at the time of an event, a period register (used to either stop or auto-reload the counter when its count is equal to the period register), and compare registers to generate signals that are used as PWM duty-cycle outputs.

Each counter within the TCPWM block supports several functional modes such as timer, capture, quadrature, PWM, PWM with dead-time insertion (PWM\_DT, 8-bit), pseudo-random PWM (PWM\_PR), and shift-register.

The TCPWM block also provides true and complement outputs, with programmable offset between them, to allow their use as deadband complementary PWM outputs. The TCPWM block also has a kill input (only for the PWM mode) to force outputs to a predetermined state; for example, this may be used in motor-drive systems when an overcurrent state is detected and the PWMs driving the FETs need to be shut off immediately (no time for software intervention).

Twelve of the 16-bit counters are optimized for DC and stepper motor-control operations, these also have ZPD (Zero Point detection) and slew rate control capabilities. Two of these TCPWM channels constitute one SMC channel.

# 3.3.5 Serial Communication Blocks (SCB)

CYT4DN contains up to 12 serial communication blocks, each configurable to support I<sup>2</sup>C, UART, or SPI.

### 3.3.5.1 I<sup>2</sup>C interface

An SCB can be configured to implement a full  $I^2C$  master (capable of multi-master arbitration) or slave interface. Each SCB configured for  $I^2C$  can operate at speeds of up to 1 Mbps (Fast-mode Plus) and has flexible buffering options to reduce the interrupt overhead and latency of the CPU. In addition, each SCB supports FIFO buffering for receive and transmit data, which, by increasing the time for the CPU to read the data, reduces the need for clock stretching. The  $I^2C$  interface is compatible with Standard, Fast-mode, and Fast-mode Plus devices as specified in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$ -bus I/O is implemented with GPIO in open-drain modes  $I^{12}$ ,  $I^{3}$ .

#### 3.3.5.2 UART interface

When configured as a UART, each SCB provides a full-featured UART with maximum signaling rate determined by the configured peripheral-clock frequency and over-sampling rate. It supports infrared interface (IrDA) and SmartCard (ISO 7816) protocols, which are minor variants of the UART protocol. It also supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common Rx and Tx lines. Common UART functions such as parity, number of stop bits, break detect, and frame error are supported. FIFO buffering of transmit and receive data allows greater CPU service latencies to be tolerated.

The LIN protocol is supported by the UART. LIN is based on a single-master multi-slave topology. There is one master node and multiple slave nodes on the LIN bus. The SCB UART supports only LIN slave functionality. Compared to the dedicated LIN blocks, an SCB/UART used for LIN requires a higher level of software interaction and increased CPU load.

#### Notes

<sup>12.</sup> This is not 100% compliant with the I<sup>2</sup>C-bus specification; I/Os are not over-voltage tolerant, do not support the 20-mA sink requirement of Fast-mode Plus, and violate the leakage specification when no power is applied.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



#### 3.3.5.3 SPI interface

The SPI configuration supports full Motorola SPI, TI Synchronous Serial Protocol (SSP, essentially adds a start pulse that is used to synchronize SPI-based Codecs), and National Microwire (a half-duplex form of SPI). The SPI interface can use the FIFO. The SPI interface operates with up to a 12.5-MHz SPI Clock. SCB also supports EZSPI<sup>[14]</sup> mode.

SCB0 supports the following additional features:

- Operable as a slave in Deep Sleep mode
- I<sup>2</sup>C slave EZ (EZI2C<sup>[14]</sup>) mode with up to 256-B data buffer for multi-byte communication without CPU intervention
- I<sup>2</sup>C slave externally-clocked operations
- Command/response mode with a 512-B data buffer for multi-byte communication without CPU intervention

# 3.3.6 Controller area network flexible data-rate (CAN FD)

CYT4DN supports two CAN FD controller blocks, each supporting two CAN FD channel. All CAN FD controllers are compliant with the ISO 11898-1:2015 standard; an ISO 16845:2015 certificate is available. It also implements the time-triggered CAN (TTCAN) protocol specified in ISO 11898-4 (TTCAN protocol levels 1 and 2) completely in hardware. All functions concerning the handling of messages are implemented by the Rx and Tx handlers. The Rx handler manages message acceptance filtering, transfer of received messages from the CAN core to a message RAM, and provides receive-message status. The Tx handler is responsible for the transfer of transmit messages from the message RAM to the CAN core, and provides transmit-message status.

## 3.3.7 Local interconnect network (LIN)

CYT4DN contains up to two LIN channels. Each channel supports transmission/reception of data following the LIN protocol according to ISO standard 17987. Each LIN channel connects to an external transceiver through a 3-pin interface (including an enable function) and supports master and slave functionality. Each block also supports classic and enhanced checksum, along with break detection during message reception and wake-up signaling. Break detection, sync field, checksum calculations, and error interrupts are handled in hardware.

# 3.3.8 Clock extension peripheral interface (CXPI)

CYT4DN contains up to four CXPI channels compliant with JASO D015 and ISO standard 20794 including the controller specification.

Each channel supports:

- · Master and slave functionality
- Polling and event trigger method for both normal and long frames
- Non-return to zero (NRZ) and PWM signaling modes
- Collision resolution and carries sense multiple access
- · Wakeup pulse generation and detection
- CRC8 and CRC16 for both normal and long frames
- · Error detection
- Dedicated FIFO (16 B) for transmit and receive

#### Notes

<sup>14.</sup>The Easy SPI (EZSPI) protocol is based on the Motorola SPI protocol operating in any mode (0, 1, 2, or 3). It allows communication between master and slave while reducing the need for CPU intervention.

<sup>15.</sup> The Easy I<sup>2</sup>C (EZI2C) protocol is a unique communication scheme built on top of the I<sup>2</sup>C protocol by Infineon. It uses a meta protocol around the standard I<sup>2</sup>C protocol to communicate to an I<sup>2</sup>C slave using indexed memory transfers. This reduces the need for CPU intervention.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



#### 3.3.9 Ethernet MAC

CYT4DN supports one Ethernet channel with transfer rates of 10, 100, or 1000 (RGMII) Mbps. It is compatible with IEEE 802.3 standard. It supports IEEE 802AS and 1588 precision clock synchronization protocol. It supports MII, RMII, and RGMII PHY interfaces. It supports full-duplex data transport using external PHY devices. It supports half-duplex data transport in RMII mode only using external PHY devices. The device also supports Audio-Video Bridging (AVB). The MAC supports standard 6-byte programmable addresses. The Module uses AXI interface for DMA access.

# 3.3.10 Serial memory interface (SMIF)

In addition to the internal flash memory, CYT4DN supports direct connection to two units of 512 MB of external flash or RAM memory. This connection is made through either a xSPI or serial peripheral interface (SPI). xSPI allows connection to HyperFlash and HyperRAM devices, while SPI (single, dual, quad, or octal SPI) can connect with serial flash memory. Code stored in memory connected through this interface allows execute-in-place (XIP) operation, which does not require the instructions to be first copied to internal memory, and on-the-fly encryption and decryption for environments requiring secure external data and code.

## 3.3.11 Sound subsystem

CYT4DN supports the following:

- Four time-division multiplexing (TDM) interfaces
  - Full-duplex transmitter and receiver operation
  - Independent transmitter or receiver operation, each in master or slave mode
  - Up to 32 channels, each channel can be individually enabled or disabled
- Two pulse code modulation-pulse width modulation (PCM-PWM) interface
  - Conversion of PCM audio streaming to PWM signals
  - Up to 32-bit output sample resolution
  - Supports E- and H-bridge formats
  - Dead time insertion
- Up to five sound generator (SG) interfaces
  - PWM modulated (amplitude, tone) sound generation
  - Separate volume and frequency control (two signals) and combined volume-frequency control (one signal) formats
- Up to five mixers
  - Combines multiple PCM source streams into a single PCM destination stream
  - PCM source stream can be gain/volume controlled
  - Fixed PCM sample formatting (16-bit pairs)
  - LPF support by FIR filter
  - Fade-in and Fade-out control for both source and destination PCM streams
- One audio digital-to-analog converter (DAC)
  - Programmable sampling rate and frequency control
  - Supports stereo (Left and Right)
  - Supports CIC filter, FIR filter, Interpolation filter, and Delta-Sigma modulator
  - Multi-level DAC

# 3.3.12 One-time-programmable (OTP) eFuse

CYT4DN contains a 1024-bit OTP eFuse memory that can be used to store and access a unique and unalterable identifier or serial number for each device. eFuses are also used to control the device life-cycle (manufacturing, programming, normal operation, end-of-life, and so on) and the security state. Of the 1024 bits, 192 are available for user purposes.

#### Based on Arm® Cortex®-M7 dual

**Functional description** 



## 3.3.13 Event generator

The event generator supports generation of interrupts and triggers in Active mode and interrupts in Deep Sleep mode. The event generators are used to trigger a specific device operation (execution of an interrupt handler, a SAR ADC conversion, and so on) and to provide a cyclic wakeup mechanism from Deep Sleep mode. They provide CPU-free triggers for device functions, and reduce CPU involvement in triggering device functions, thus reducing overall power consumption and processing overhead.

# 3.3.14 Trigger multiplexer

CYT4DN supports connecting various peripherals using trigger signals. Triggers are used to inform a peripheral of the occurrence of an event or change of state. These triggers are used to affect or initiate some action in other peripherals. The trigger multiplexer is used to route triggers from a source peripheral to a destination. Triggers provide active logic functionality and are typically supported in Active mode.

# 3.4 Graphics

CYT4DN supports one instance of the graphics subsystem which includes 4096 KB of embedded Video RAM, a 2D graphics core and interfaces for video input and output processing.

CYT4DN supports 4-lane MIPI CSI-2 interface for up to Wide-HD resolution video inputs and dual channel FPD-link interface for up to Wide-HD resolution video output. The 2D graphics core supports a BLock Image Transfer (BLIT) engine for faster graphics rendering to memory or on-the-fly to display, a drawing engine for acceleration of vector graphics rendering and a command sequencer for setup and control of the rendering process. The video I/O supports a composition engine for scene composition from display layers, a display engine for video timing generation, and display functions and a capture engine for video input processing. The device also supports perspective correction for 3D effects ("2.5D"). One layer can be warped on-the-fly, e.g., for head-up displays. It includes a JPEG decoder, which decodes JPEG images of various formats into pixel data with conformance to a subset of ISO/IEC10918-1 (JPEG Part 1). It also supports RGB/YUV/Grayscale color space.

# 3.5 I/Os

CYT4DN has up to 168 programmable I/Os.

The I/Os are organized as logical entities called ports, which are a maximum of 8 bits wide. During power-on, and reset, the I/Os are forced to the High-Z state. During the Hibernate mode, I/Os are frozen.

Every I/O can generate an interrupt (if enabled) and each port has an interrupt request (IRQ) and interrupt service routine (ISR) associated with it.

I/O port power source mapping is listed in **Table 3-4**. The associated supply determines the  $V_{OH}$ ,  $V_{OL}$ ,  $V_{IH}$ , and  $V_{IL}$  levels when configured for CMOS and Automotive thresholds.

Table 3-4 I/O port power source

| Supply pins                  | Ports                                            |
|------------------------------|--------------------------------------------------|
| VDDD <sup>[16]</sup>         | P1                                               |
| VDDIO_GPIO_0 <sup>[16]</sup> | P0, P2, P3                                       |
| VDDIO_GPIO_1 <sup>[16]</sup> | P4, P5, P6                                       |
| VDDIO_GPIO_2 <sup>[16]</sup> | P7, P8, P29                                      |
| VDDIO_SMC <sup>[16]</sup>    | P9, P11, P12                                     |
| VDDIO_HSIO                   | P13, P14, P15, P16, P17, P18, P19, P20, P21, P30 |
| VDDIO_SMIF                   | P23, P24, P25, P26, P27, P28                     |

#### Notes

<sup>16.</sup>Ensure that V<sub>DDD</sub> ≥ V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDIO\_GPIO\_1</sub>. Ensure that V<sub>DDD</sub> is turned on before V<sub>DDIO\_GPIO\_1</sub>, and V<sub>DDIO\_GPIO\_2</sub>, or all at the same time. Also ensure V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDA\_ADC</sub> and V<sub>DDIO\_SMC</sub> ≥ V<sub>DDA\_ADC</sub> to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7 V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being "equal"

<sup>17.</sup>Refer to the device Architecture reference manual for more details on the I/O configuration.

#### Based on Arm® Cortex®-M7 dual

Functional description



All I/Os support the following programmable drive modes:

- High impedance
- Resistive pull-up
- Resistive pull-down
- Open drain with strong pull-down
- Open drain with strong pull-up
- Strong pull-up or pull-down
- Weak pull-up or pull-down

CYT4DN has six types of programmable GPIOs: GPIO Standard, GPIO Enhanced, GPIO SMC, HSIO Standard, HSIO Standard with low-noise, HSIO Enhanced, HSIO Enhanced Differential. Only GPIO\_STD, GPIO\_ENH, and GPIO\_SMC have the capability to wakeup the device from Deep Sleep mode. All these I/Os have GPIO input/output functionality, HSIO\_ENH\_PDIFF I/Os (P24, P27) have limitations in single ended mode<sup>[18]</sup>.

#### 3.5.1 **GPIOs**

Three types of GPIOs are supported:

• GPIO STD, GPIO ENH, and GPIO SMC

These implement the following:

- Configurable input threshold (CMOS, TTL, or Automotive)
- Hold mode for latching previous state (used for retaining the I/O state in Deep Sleep mode)
- Analog input mode (input and output buffers disabled)
- Edge-triggered interrupts on rising edge, falling edge, or on both the edges, on pin basis

### 3.5.1.1 GPIO Standard (GPIO\_STD)

Supports standard automotive signaling across the 2.7-V to 5.5-V V<sub>DDIO</sub> range. GPIO Standard I/Os have multiple configurable drive levels, drive modes, and selectable input levels.

### 3.5.1.2 GPIO Enhanced (GPIO ENH)

Supports extended functionality automotive signaling across the 2.7-V to 5.5-V V<sub>DDIO</sub> range with higher currents at lower voltages (full I<sup>2</sup>C timing support, slew-rate control).

#### 3.5.1.3 GPIO SMC (GPIO SMC)

Provides significant drive strength compared to GPIO\_STD and GPIO\_ENH (supports 30-mA drive).

#### 3.5.2 HSIO

These I/Os are optimized exclusively for high-speed signaling and do not support slew-rate control, Deep Sleep operation, POR mode control, analog connections, or non-CMOS signaling levels. HSIO support programmable drive strength. They are available only in Active mode.

#### 3.5.2.1 HSIO Standard (HSIO STD)

Supports clocking and signaling up to 125 MHz. Supports high-speed peripherals such as Graphics input/output. Also supports holding state during Deep Sleep mode.

## 3.5.2.2 HSIO Standard Low Noise (HSIO\_STDLN)

This I/O supports clocking and signaling up to 133 MHz. Supports high-speed peripherals such as Graphics input/output, and Ethernet. Also supports holding state during Deep Sleep mode. Low noise version optimizes the noise generated by having specific modes for each interface support.

# 3.5.2.3 HSIO Enhanced (HSIO\_ENH)<sup>[18]</sup>

Supports clocking and signaling up to 166 MHz. Supports high-speed peripherals such as QSPI and xSPI.

#### Note

18.VDDIO\_SMIF\_HV provides the supply for the HSIO\_ENH and HSIO\_ENH\_PDIFF pre-drivers.

#### Based on Arm® Cortex®-M7 dual

Functional description



# 3.5.2.4 HSIO Enhanced Differential (HSIO ENH PDIFF)<sup>[19]</sup>

Supports clocking and signaling up to 200 MHz, to output SMIF clocks (normal and inverted).

## 3.5.3 Port nomenclature

Px.y describes a particular bit "y" available within an I/O port "x." For example, P4.2 reads "port 4, bit 2".

# 3.5.4 Smart I/O

Smart I/O allows Boolean operations on signals going to the I/O from the subsystems of the chip or on signals coming into the chip. CYT4DN has one Smart I/O block. Operation can be synchronous or asynchronous and the blocks operate in all device power modes except for the Hibernate mode.

#### Based on Arm® Cortex®-M7 dual

CYT4DN address map



#### 4 **CYT4DN address map**

The CYT4DN microcontroller supports the memory spaces shown in Figure 4-1.

- 6336 KB (6080 KB + 256 KB) of code-flash, used in the single- or dual-bank mode based on the associated bit in the flash control register4
  - Single-bank mode: 6336 KB
  - Dual-bank mode: 3168 KB per bank
- 128 KB (92 KB + 32 KB) of work-flash, used in the single- or dual-bank mode based on the associated bit in the flash control register
  - Single-bank mode: 128 KB
  - Dual-bank mode: 64 KB per bank
- 64 KB of secure ROM
- 640 KB of SRAM (First 2 KB is reserved for internal usage)
- 64 KB of Instruction TCM for each Cortex®-M7 CPU
- 64 KB of Data TCM for each Cortex®-M7 CPU
- 512 MB SMIF XIP1
- 512 MB SMIF XIP2
- 4096 KB of VRAM

CYT4DN address map





Figure 4-1 CYT4DN address map<sup>[20, 21]</sup>

#### Notes

20. The size representation is not up to scale.

<sup>21.</sup> First 2KB of SRAM is reserved, not available for users. User must keep the power of first 32KB block of SRAM0 in enabled or retained in all Active, LP Active, Sleep, LP Sleep, Deep Sleep modes.

#### Based on Arm® Cortex®-M7 dual

Flash base address map



# 5 Flash base address map

**Table 5-1** through **Table 5-6** give information about the sector mapping of the code- and work-flash regions along with their respective base addresses.

#### Table 5-1 Code-flash address mapping in single bank mode

| Code-flash Size (KB) | Large Sectors<br>(LS) | Small Sectors<br>(SS) | Large Sector Base Address | Small Sector Base Address |
|----------------------|-----------------------|-----------------------|---------------------------|---------------------------|
| 6336                 | 32 KB × 190           | 8 KB × 32             | 0x1000 0000               | 0x105F 0000               |

### Table 5-2 Work-flash address mapping in single bank mode

| Work-flash Size<br>(KB) | Large Sectors | Small Sectors | Large Sector Base Address | Small Sector Base Address |
|-------------------------|---------------|---------------|---------------------------|---------------------------|
| 128                     | 2 KB × 48     | 128 B × 256   | 0x1400 0000               | 0x1401 8000               |

## Table 5-3 Code-flash address mapping in dual bank mode (Mapping A)

| Code-flash<br>Size (KB) | First Half<br>LS | First Half<br>SS | Second<br>Half LS | Second<br>Half SS | First Half<br>LS Base<br>Address | First Half<br>SS Base<br>Address | Second Half<br>LS Base<br>Address | Second<br>Half SS<br>Base<br>Address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|-----------------------------------|--------------------------------------|
| 6336                    | 32 KB × 95       | 8 KB × 16        | 32 KB × 95        | 8 KB × 16         | 0x1000 0000                      | 0x102F 8000                      | 0x1200 0000                       | 0x122F 8000                          |

#### Table 5-4 Code-flash address mapping in dual bank mode (Mapping B)

| Code-flash<br>Size (KB) | First<br>Half LS | First<br>Half SS | Second<br>Half LS | Second<br>Half SS | First Half<br>LS Base<br>Address | First Half<br>SS Base<br>Address | Second<br>Half<br>LS Base<br>Address | Second<br>Half SS<br>Base<br>Address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 6336                    | 32 KB × 95       | 8 KB × 16        | 32 KB × 95        | 8 KB × 16         | 0x1200 0000                      | 0x122F 8000                      | 0x1000 0000                          | 0x102F 8000                          |

# Table 5-5 Work-flash address mapping in dual bank mode (Mapping A)

| Work-flash<br>Size (KB) | First<br>Half LS | First<br>Half SS | Second<br>Half LS | Second<br>Half SS | First Half<br>LS Base<br>Address | First Half<br>SS Base<br>Address | Second<br>Half<br>LS Base<br>Address | Second<br>Half SS<br>Base<br>Address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 128                     | 2 KB × 24        | 128 B × 128      | 2 KB × 24         | 128 B × 128       | 0x1400 0000                      | 0x1400 C000                      | 0x1500 0000                          | 0x1500 C000                          |

## Table 5-6 Work-flash address mapping in dual bank mode (Mapping B)

| Work-flash<br>Size (KB) | First<br>Half LS | First<br>Half SS | Second<br>Half LS | Second<br>Half SS | First Half<br>LS Base<br>Address | First Half<br>SS Base<br>Address | Second<br>Half<br>LS Base<br>Address | Second<br>Half SS<br>Base<br>Address |
|-------------------------|------------------|------------------|-------------------|-------------------|----------------------------------|----------------------------------|--------------------------------------|--------------------------------------|
| 128                     | 2 KB × 24        | 128 B × 128      | 2 KB × 24         | 128 B × 128       | 0x1500 0000                      | 0x1500 C000                      | 0x1400 0000                          | 0x1401 8000                          |

#### Based on Arm® Cortex®-M7 dual

Peripheral I/O map



#### Peripheral I/O map 6

CYT4DN peripheral I/O map Table 6-1

| Section   | Description                                      | Base address | Instances          | Instance<br>size | Group                                   | Slave |  |
|-----------|--------------------------------------------------|--------------|--------------------|------------------|-----------------------------------------|-------|--|
|           | Peripheral interconnect                          | 0x4000 0000  |                    |                  |                                         |       |  |
| PERI      | Peripheral group (0, 1, 2, 3, 4, 5, 6, 8, 9, 10) | 0x4000 4000  | 10                 | 0x40             | 0                                       | 0     |  |
|           | Peripheral trigger group                         | 0x4000 8000  | 13                 | 0x400            | 1                                       |       |  |
|           | Peripheral 1:1 trigger group                     | 0x4000 C000  | 8                  | 0x400            | 1                                       |       |  |
| DED! 140  | Peripheral interconnect, master interface        | 0x4002 0000  |                    |                  | 0 0 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |       |  |
| PERI_MS   | PERI Programmable PPU                            | 0x4002 0000  | 10 <sup>[22]</sup> | 0x40             | 7 0                                     | 1     |  |
|           | PERI Fixed PPU                                   | 0x4002 0800  | 582                | 0x40             | 0 0 1 2 2 2 2 2 2                       |       |  |
| PERI_PCLK | Peripheral Clock Groups                          | 0x4004 0000  | 2                  | 0x2000           | 0                                       | 2     |  |
| Crypto    | Cryptography component                           | 0x4010 0000  |                    |                  | 1                                       | 0     |  |
| CPUSS     | CPU subsystem (CPUSS)                            | 0x4020 0000  |                    |                  | 2                                       | 0     |  |
| FALLE     | Fault structure subsystem                        | 0x4021 0000  |                    |                  | 1                                       | 1     |  |
| FAULT     | Fault structures                                 | 0x4021 0000  | 4                  | 0x100            | 7 2                                     | 1     |  |
|           | Inter process communication                      | 0x4022 0000  |                    |                  |                                         |       |  |
| IPC       | IPC structures                                   | 0x4022 0000  | 8                  | 0x20             | 2                                       | 2     |  |
| . •       | IPC interrupt structures                         | 0x4022 1000  | 8                  | 0x20             | 7                                       |       |  |
|           | Protection                                       | 0x4023 0000  |                    |                  | 0 0 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |       |  |
| PROT      | Shared memory protection unit structures         | 0x4023 2000  | 16                 | 0x40             |                                         | 3     |  |
|           | Memory protection unit structures                | 0x4023 4000  | 16                 | 0x400            |                                         |       |  |
| FLASHC    | Flash controller                                 | 0x4024 0000  |                    |                  | 2                                       | 4     |  |
|           | System Resources Subsystem Core<br>Registers     | 0x4026 0000  |                    |                  |                                         |       |  |
|           | Clock Supervision High Frequency                 | 0x4026 1400  | 14                 | 0x10             | 1                                       |       |  |
|           | Clock Supervision Reference<br>Frequency         | 0x4026 1710  | 1                  |                  |                                         |       |  |
| SRSS      | Clock Supervision Low Frequency                  | 0x4026 1720  | 1                  |                  | 2                                       | 5     |  |
|           | Clock Supervision Internal Low<br>Frequency      | 0x4026 1730  | 1                  |                  |                                         |       |  |
|           | Clock PLL 400 MHz                                | 0x4026 1900  | 5                  | 0x10             | 0 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |       |  |
|           | Multi Counter WDT                                | 0x4026 8000  | 3                  | 0x100            | 0 0 1 2 2 2 2 2 2 2                     |       |  |
|           | Free Running WDT                                 | 0x4026 C000  | 1                  |                  | 0 0 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 |       |  |
| DACKUD    | SRSS Backup Domain/RTC                           | 0x4027 0000  |                    |                  | 2                                       | C     |  |
| BACKUP    | Backup Register                                  | 0x4027 1000  | 4                  | 0x04             | 7 4                                     | 6     |  |

#### Note

<sup>22.</sup> These programmable PPUs are configured by the Boot ROM and are available for the user based on the access rights. Refer to the device specific reference manual to know more about the configuration of these programmable PPUs. 23.Remaining 24 external channels are accessed from SAR1 Multiplexer. (SAR0 uses SARMUX1).

#### Based on Arm® Cortex®-M7 dual

Peripheral I/O map



Table 6-1 CYT4DN peripheral I/O map (continued)

| Section | Description                                                | Base address                 | Instances | Instance<br>size | Group    | Slave |
|---------|------------------------------------------------------------|------------------------------|-----------|------------------|----------|-------|
|         | P-DMA 0 Controller                                         | 0x4028 0000                  |           |                  | 2        | 7     |
| P-DMA   | P-DMA 0 channel structures                                 | 0x4028 8000                  | 76        | 0x40             | 7 2      | '     |
| P-DIVIA | P-DMA 1 Controller                                         | 0x4029 0000                  |           |                  | 2        | 8     |
|         | P-DMA 1 channel structures                                 | 0x4029 8000                  | 84        | 0x40             |          | 8     |
|         | M-DMA0 Controller (AHB Bus)                                | 0x402A 0000                  |           |                  | 2        | 9     |
| M-DMA   | M-DMA0 channels                                            | 0x402A 1000                  | 8         | 0x100            |          | 9     |
| M-DMA   | M-DMA1 Controller (AXI Bus)                                | 0x402B 0000                  |           |                  | 1        | 10    |
|         | M-DMA1 channels                                            | 0x402B 1000                  | 8         | 0x100            | 2        | 10    |
| eFUSE   | eFUSE Customer Data (192 bits)                             | 0x402C 0868                  | 6         | 0x04             | 2        | 11    |
| HSIOM   | High-Speed I/O Matrix (HSIOM)                              | 0x4030 0000                  | 31        | 0x10             | 3        | 0     |
| GPIO    | GPIO port control/configuration                            | 0x4031 0000                  | 31        | 0x80             | 3        | 1     |
| CMARTIC | Programmable I/O configuration                             | 0x4032 0000                  |           |                  |          | 2     |
| SMARTIO | SMARTIO port configuration                                 | 0x4032 0C00                  | 1         | 0x100            | 3        | 2     |
|         | Timer/Counter/PWM 0 (TCPWM0)                               | 0x4038 0000                  |           |                  |          |       |
|         | TCPWM0 Group #0 (16-bit)                                   | 0x4038 0000                  | 38        | 0x80             | 1        |       |
| TCPWM   | TCPWM0 Group #1 (16-bit, Motor control)                    | 0x4038 8000                  | 12        | 0x80             | 3        | 3     |
|         | TCPWM0 Group #2 (32-bit)                                   | 0x4039 0000                  | 32        | 0x80             | 2        |       |
|         | Event generator 0 (EVTGEN0)                                | 0x403F 0000                  |           |                  |          |       |
| EVTGEN  | Event generator 0 comparator structures                    | 0x403F 0800                  | 16        | 0x20             | 3        | 4     |
|         | Serial Memory Interface 0 (SMIF0)<br>Bridge                | 0x4040 0000                  |           |                  |          |       |
|         | SMIF0 CORE0                                                | 0x4042 0000                  |           |                  | 1 .      |       |
| SMIF    | SMIF0 CORE0 Devices                                        | 0x4042 0800                  | 2         | 0x80             | 4        | 0     |
|         | SMIF0 CORE1                                                | 0x4043 0000                  |           |                  | 7        |       |
|         | SMIF0 CORE1 Devices                                        | 0x4043 0800                  | 2         | 0x80             | 1        |       |
| ETH     | Ethernet 0 (ETH0)                                          | 0x4048 0000                  | 1         |                  | 4        | 1     |
| LINI    | Local Interconnect Network 0 (LIN0)                        | 0x4050 0000                  |           |                  | _        | 0     |
| LIN     | LIN0 Channels                                              | 0x4050 8000                  | 2         | 0x100            | 5        | 0     |
| CXPI    | Clock Extension Peripheral Interface 0 (CXPI0)             | 0x4051 0000                  |           |                  | 5        | 1     |
|         | CXPI0 Channels                                             | Channels 0x4051 8000 2 0x100 | 1         |                  |          |       |
|         | CAN0 controller                                            | 0x4052 0000                  | 2         | 0x200            | -        | _     |
| CAN     | Message RAM CAN0                                           | 0x4053 0000                  |           | 0x4000           | 5        | 2     |
| CAN     | CAN1 controller                                            | 0x4054 0000                  | 2         | 0x200            | <u> </u> | _     |
|         | Message RAM CAN1                                           | 0x4055 0000                  |           | 0x4000           | 5        | 3     |
| SCB     | Serial Communications Block<br>(SPI/UART/I <sup>2</sup> C) | 0x4060 0000                  | 12        | 0x10000          | 6        | 0-11  |

## Note

<sup>22.</sup>These programmable PPUs are configured by the Boot ROM and are available for the user based on the access rights. Refer to the device specific reference manual to know more about the configuration of these programmable PPUs.
23.Remaining 24 external channels are accessed from SAR1 Multiplexer. (SAR0 uses SARMUX1).

## Based on Arm® Cortex®-M7 dual

Peripheral I/O map



Table 6-1 CYT4DN peripheral I/O map (continued)

| Section  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Base address | Instances          | Instance<br>size | Group                      | Slave |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|------------------|----------------------------|-------|
|          | Time Division Multiplexer 0 (TDM0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x4081 0000  |                    |                  | 0                          | 0     |
|          | TDM0 Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x4081 8000  | 4                  | 0x200            | 7 8                        | U     |
|          | Time Division Multiplexer 0 (TDM0)  TDM0 Structures  Sound Generator 0 (SG0)  SG0 Structures  Pulse Width Modulation 0 (PWM0)  PWM0 Structures  Audio DAC0  Mixer0  Mixer0 Source Structures  Mixer1 Destination Structures  Programmable Analog Subsystem (PASS0)  SAR0 channel structures  Video Subsystem (VIDEOSS0)  Subsystem Interface  Video IO  Display Engine  FPD-Link  MIPI CSI0  VIDEOSS0 Power Domain Control  Ox4082 0000  0x4081 0000  0x4082 0000  0x4083 0000  0x4088 0000  0x4088 0000  0x4089 0000  0x4089 0000  0x4089 0000  0x4089 0000  0x4090 0000  0x4090 0000  0x4090 0000  0x4090 0000  0x4090 0000  0x40A0 0000  0x40AD 0000 | 0x4082 0000  |                    |                  | 0                          | 1     |
|          | SG0 Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x4082 8000  | 5                  | 0x100            | 7 8                        | 1     |
|          | Pulse Width Modulation 0 (PWM0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x4083 0000  |                    |                  | 0                          | 2     |
|          | PWM0 Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x4083 8000  | 2                  | 0x100            | 7 °                        | 2     |
| Sound    | Audio DAC0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x4084 0000  | 1                  |                  | 8                          | 3     |
|          | Mixer0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x4088 0000  |                    |                  |                            |       |
|          | Mixer0 Source Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x4088 8000  | 5                  | 0x100            | 8                          | 4     |
|          | Mixer0 Destination Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x4088 C000  | 1                  |                  | 1                          |       |
|          | Mixer1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x4089 0000  |                    |                  |                            |       |
|          | Mixer1 Source Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x4089 8000  | 5                  | 0x100            | 8                          | 5     |
|          | Mixer1 Destination Structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x4089 C000  | 1                  |                  | 1                          |       |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x4090 0000  |                    |                  | - 8<br>- 8<br>- 8          |       |
| SAR PASS | SAR0 channel controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x4090 0000  |                    |                  | 9                          | 0     |
|          | SAR0 channel structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x4090 0800  | 24 <sup>[23]</sup> | 0x40             | 1                          |       |
|          | SAR1 channel structures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x4090 1800  | 24                 | 0x40             | 8<br>8<br>8<br>8<br>8<br>8 |       |
|          | Video Subsystem (VIDEOSS0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x40A0 0000  |                    |                  |                            |       |
|          | Subsystem Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x40A0 0000  | 1                  | 0x80000          | 1                          |       |
|          | Video IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x40A8 0000  | 1                  | 0x40000          | 10                         | 0     |
| Craphics | Display Engine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x40AA 0000  | 2                  | 0x4000           | 1 10                       | U     |
| Graphics | FPD-Link                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x40AC 0000  | 2                  | 0x400            | 1                          |       |
|          | MIPI CSI0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0x40AD 0000  | 1                  | 0x400            | 1                          |       |
|          | VIDEOSS0 Power Domain Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x40B0 0000  | 1                  | 0x400            | 10                         | 1     |
|          | JPEGDEC Decoder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x40B1 0000  | 1                  | 0x2000           | 10                         | 2     |

<sup>22.</sup> These programmable PPUs are configured by the Boot ROM and are available for the user based on the access rights. Refer to the device specific reference manual to know more about the configuration of these programmable PPUs.
23. Remaining 24 external channels are accessed from SAR1 Multiplexer. (SAR0 uses SARMUX1).

CYT4DN clock diagram



# 7 CYT4DN clock diagram



Figure 7-1 CYT4DN clock diagram

#### Based on Arm® Cortex®-M7 dual

CYT4DN CPU start-up sequence



# 8 CYT4DN CPU start-up sequence

The start-up sequence is described in the following steps:

- 1. System Reset (@0x0000 0000)
- 2. CM0+ executes ROM boot (@0x0000 0004)
  - i. Applies trims
  - ii. Applies Debug Access port (DAP) access restrictions and system protection from eFuse and supervisory flash
  - iii. Authenticates flash boot (only in SECURE life-cycle stage) and transfers control to it
- 3. CM0+ executes flash boot (from Supervisory flash @0x1700 2000)
  - i. Debug pins are configured as per the SWD/JTAG spec<sup>[24]</sup>
  - ii. Sets CM0+ vector offset register (CM0\_VTOR part of the Arm® system space) to the beginning of flash (@0x1000 0000)
  - iii.CM0+ branches to its Reset handler
- 4. CM0+ starts execution
  - i. Moves CM0+ vector table to SRAM (updates CM0+ vector table base)
  - i. Sets up wait states for different memory subsystems
  - i. Sets up root clocks, enable core external supply (PMIC), graphics subsystem etc.
  - i. Sets clocks for CM7\_0 (CLK\_HF1) and CM7\_1 (CLK\_HF1)
  - ii. Sets CM7\_0 (CM7\_0\_VECTOR\_TABLE\_BASE @0x4020 0200) and CM7\_1 (CM7\_1\_VECTOR\_TABLE\_BASE @0x4020 0600) vector tables to the respective locations, also and mentioned in flash (specified in the linker definition file)
  - iii. Enables the power for both the CPU cores CM7\_0 and CM7\_1
  - iv. Disables CPU\_WAIT so as to be able to be accessed by the debugger
  - v. Releases CM7\_0 and/or CM7\_1 from reset
  - vi.Continues execution of CM0+ user application
- 5. CM7\_0 and/or CM7\_1 executes directly from either code-flash or SRAM
  - i. CM7\_0/CM7\_1 branches to its Reset handler
  - ii. Continues execution of the user application

#### Note

<sup>24.</sup>Port configuration of SWD/JTAG pins will be changed from the default GPIO mode to support debugging after the boot process, refer to **Table 11-1** for pin assignments.



Pin assignment



#### Pin assignment 9



Figure 9-1 327-BGA ball map

Based on Arm® Cortex®-M7 dual High-speed I/O matrix connections



#### **High-speed I/O matrix connections** 10

**HSIOM** connections reference **Table 10-1** 

| Name                | Number | Description                |
|---------------------|--------|----------------------------|
| HSIOM_SEL_GPIO      | 0      | GPIO controls 'out'        |
| HSIOM_SEL_GPIO_DSI  | 1      |                            |
| HSIOM_SEL_DSI_DSI   | 2      |                            |
| HSIOM_SEL_DSI_GPIO  | 3      |                            |
| HSIOM_SEL_AMUXA     | 4      | Reserved                   |
| HSIOM_SEL_AMUXB     | 5      |                            |
| HSIOM_SEL_AMUXA_DSI | 6      |                            |
| HSIOM_SEL_AMUXB_DSI | 7      |                            |
| HSIOM_SEL_ACT_0     | 8      | Active functionality 0     |
| HSIOM_SEL_ACT_1     | 9      | Active functionality 1     |
| HSIOM_SEL_ACT_2     | 10     | Active functionality 2     |
| HSIOM_SEL_ACT_3     | 11     | Active functionality 3     |
| HSIOM_SEL_DS_0      | 12     | Deep Sleep functionality 0 |
| HSIOM_SEL_DS_1      | 13     | Deep Sleep functionality 1 |
| HSIOM_SEL_DS_2      | 14     | Deep Sleep functionality 2 |
| HSIOM_SEL_DS_3      | 15     | Deep Sleep functionality 3 |
| HSIOM_SEL_ACT_4     | 16     | Active functionality 4     |
| HSIOM_SEL_ACT_5     | 17     | Active functionality 5     |
| HSIOM_SEL_ACT_6     | 18     | Active functionality 6     |
| HSIOM_SEL_ACT_7     | 19     | Active functionality 7     |
| HSIOM_SEL_ACT_8     | 20     | Active functionality 8     |
| HSIOM_SEL_ACT_9     | 21     | Active functionality 9     |
| HSIOM_SEL_ACT_10    | 22     | Active functionality 10    |
| HSIOM_SEL_ACT_11    | 23     | Active functionality 11    |
| HSIOM_SEL_ACT_12    | 24     | Active functionality 12    |
| HSIOM_SEL_ACT_13    | 25     | Active functionality 13    |
| HSIOM_SEL_ACT_14    | 26     | Active functionality 14    |
| HSIOM_SEL_ACT_15    | 27     | Active functionality 15    |
| HSIOM_SEL_DS_4      | 28     | Deep Sleep functionality 4 |
| HSIOM_SEL_DS_5      | 29     | Deep Sleep functionality 5 |
| HSIOM_SEL_DS_6      | 30     | Deep Sleep functionality 6 |
| HSIOM_SEL_DS_7      | 31     | Deep Sleep functionality 7 |

Package pin list and alternate functions



#### Package pin list and alternate functions 11

Most pins have alternate functionality, as specified in Table 11-1.

Pin selector and alternate pin functions in Deep Sleep (DS) Mode, Analog, Smart I/O<sup>[30]</sup> **Table 11-1** 

|                      | Package | I/O Type | Deep Sleep               | Mapping  |                                    |           |                         |
|----------------------|---------|----------|--------------------------|----------|------------------------------------|-----------|-------------------------|
| Name                 | 327-BGA | HCon#0   | HCon#29 <sup>[25]</sup>  | HCon#30  | Analog/HV                          | Smart I/O | +B Input <sup>[33</sup> |
|                      | Pin     |          | DS#5 <sup>[26, 27]</sup> | DS#6     | 1                                  |           |                         |
| P0.0                 | F17     | GPIO_ENH |                          |          |                                    |           | Supported               |
| P0.1                 | E18     | GPIO_ENH |                          |          | HIBERNATE_WAKEUP[4]                |           | _                       |
| P0.2                 | E17     | GPIO_ENH |                          | SCB0_SDA |                                    |           | _                       |
| P0.3                 | B20     | GPIO_ENH |                          | SCB0_SCL | HIBERNATE_WAKEUP[5]                |           | _                       |
| P0.4                 | B19     | GPIO_ENH |                          |          |                                    |           |                         |
| P0.5                 | A19     | GPIO_ENH |                          |          |                                    |           |                         |
| P1.0                 | H19     | GPIO_STD |                          |          | ECO_IN <sup>[28]</sup>             |           | Not supported           |
| P1.1                 | H20     | GPIO_STD |                          |          | ECO_OUT <sup>[28]</sup>            |           |                         |
| P1.4                 | G19     | GPIO_STD |                          |          | WCO_IN, LPECO_IN <sup>[28]</sup>   |           | _                       |
| P1.5                 | F20     | GPIO_STD |                          |          | WCO_OUT, LPECO_OUT <sup>[28]</sup> |           |                         |
| P2.3                 | D18     | GPIO_STD | RTC_CAL                  |          |                                    |           | Supported               |
| P2.4                 | C18     | GPIO_STD | SWJ_TRSTN                |          | HIBERNATE_WAKEUP[2]                |           |                         |
| P2.5                 | C20     | GPIO_STD | RTC_CAL                  |          | HIBERNATE_WAKEUP[9]                |           |                         |
| P2.6                 | C19     | GPIO_STD | SWJ_SWO_TDO              |          |                                    |           | _                       |
| P3.0                 | B18     | GPIO_STD | SWJ_SWCLK_TCLK           |          |                                    |           | _                       |
| P3.1 <sup>[29]</sup> | A18     | GPIO_STD |                          |          | HIBERNATE_WAKEUP[0]                |           |                         |
| P3.2                 | D17     | GPIO_STD | SWJ_SWDIO_TMS            |          |                                    |           | _                       |
| P3.3                 | C17     | GPIO_STD | SWJ_SWDOE_TDI            |          | HIBERNATE_WAKEUP[1]                |           |                         |
| P3.4                 | B17     | GPIO_STD |                          |          |                                    |           |                         |
| P4.0                 | A17     | GPIO_STD |                          |          |                                    |           |                         |
| P4.1                 | D16     | GPIO_STD |                          |          |                                    |           | _                       |
| P4.2                 | C16     | GPIO_STD |                          |          |                                    |           |                         |
| P4.3                 | B16     | GPIO_STD |                          |          |                                    |           |                         |
| P4.4                 | A16     | GPIO_STD |                          |          |                                    |           |                         |
| P4.5                 | D15     | GPIO_STD |                          |          | HIBERNATE_WAKEUP[6]                |           |                         |
| P4.6                 | C15     | GPIO_STD |                          |          |                                    |           |                         |
| P4.7                 | B15     | GPIO_STD |                          |          |                                    |           |                         |
| P5.0                 | A15     | GPIO_STD |                          |          |                                    |           |                         |
| P5.1                 | D14     | GPIO_STD |                          |          | HIBERNATE_WAKEUP[7]                |           |                         |
| P5.2                 | C14     | GPIO_STD |                          |          |                                    |           |                         |
| P5.3                 | B14     | GPIO_STD |                          |          | HIBERNATE_WAKEUP[8]                |           |                         |
| P5.4                 | A14     | GPIO_STD |                          |          |                                    |           |                         |
| P5.5                 | C13     | GPIO_STD |                          |          | HIBERNATE_WAKEUP[3]                |           | _                       |

- 25. HCON (High Speed I/O matrix connection) reference as per Table 10-1.
- 26. Deep Sleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment.

  27. All port pin functions available in Deep Sleep mode are also available in Active mode.

  28. I/O pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled.

  29. This I/O will have increased leakage to ground when V<sub>DDD</sub> is below the POR threshold.

  30. The output pins of FPD and DAC (FPDx\_y/DAC\_x) peripherals during the reset will be in high impedance state.

  31. See Table 26-10 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  32. To use SMIF differential clock pin as GPIO output, it is recommended to disable the other associated I/O pin. Refer to the device Architecture reference

- manual for more information.

  33. See for Absolute maximum ratings +B condition and clamping current specification.

#### Based on Arm® Cortex®-M7 dual



Package pin list and alternate functions

Pin selector and alternate pin functions in Deep Sleep (DS) Mode, Analog, Smart I/O<sup>[30]</sup> (continued) **Table 11-1** 

|       | Package | I/O Type | Deep Sleep               | Mapping                  |           |            |                         |
|-------|---------|----------|--------------------------|--------------------------|-----------|------------|-------------------------|
| Name  | 327-BGA | HCon#0   | HCon#29 <sup>[25]</sup>  | HCon#30                  | Analog/HV | Smart I/O  | +B Input <sup>[33</sup> |
|       | Pin     | ı        | DS#5 <sup>[26, 27]</sup> | DS#6                     |           |            |                         |
| P5.6  | B13     | GPIO_STD |                          |                          | ADC[0]_0  |            | Not                     |
| P5.7  | A13     | GPIO_STD |                          |                          | ADC[0]_1  |            | supported               |
| P6.0  | C12     | GPIO_STD |                          |                          | ADC[0]_2  |            |                         |
| P6.1  | B12     | GPIO_STD |                          |                          | ADC[0]_3  |            |                         |
| P6.2  | A12     | GPIO_STD |                          |                          | ADC[0]_4  |            |                         |
| P6.3  | A11     | GPIO_STD |                          |                          | ADC[0]_5  |            |                         |
| P6.4  | B11     | GPIO_STD |                          |                          | ADC[0]_6  |            |                         |
| P6.5  | C11     | GPIO_STD |                          |                          | ADC[0]_7  |            |                         |
| P6.6  | D11     | GPIO_STD |                          |                          | ADC[0]_8  |            |                         |
| P6.7  | A10     | GPIO_STD |                          |                          | ADC[0]_9  |            | 1                       |
| P7.0  | B10     | GPIO_STD |                          |                          | ADC[0]_10 | SMARTIO7_0 | Supported               |
| P7.1  | C10     | GPIO_STD |                          |                          | ADC[0]_11 | SMARTIO7_1 |                         |
| P7.2  | D10     | GPIO_STD |                          |                          | ADC[0]_12 | SMARTIO7_2 |                         |
| P7.3  | A9      | GPIO_STD |                          |                          | ADC[0]_13 | SMARTIO7_3 |                         |
| P7.4  | В9      | GPIO_STD |                          |                          | ADC[0]_14 | SMARTIO7_4 |                         |
| P7.5  | C9      | GPIO_STD |                          |                          | ADC[0]_15 | SMARTIO7_5 |                         |
| P7.6  | D9      | GPIO_STD |                          |                          | ADC[0]_16 | SMARTIO7_6 |                         |
| P7.7  | A8      | GPIO_STD |                          |                          | ADC[0]_17 | SMARTIO7_7 |                         |
| P8.0  | D8      | GPIO_STD |                          |                          | ADC[0]_20 |            |                         |
| P8.1  | A7      | GPIO_STD |                          |                          | ADC[0]_21 |            |                         |
| P8.2  | B7      | GPIO_STD |                          |                          | ADC[0]_22 |            |                         |
| P8.3  | C7      | GPIO_STD |                          |                          | ADC[0]_23 |            |                         |
| P9.0  | D7      | GPIO_SMC |                          |                          | ADC[1]_0  |            |                         |
| P9.1  | D6      | GPIO_SMC |                          |                          | ADC[1]_1  |            |                         |
| P9.2  | C6      | GPIO_SMC |                          |                          | ADC[1]_2  |            |                         |
| P9.3  | В6      | GPIO_SMC |                          |                          | ADC[1]_3  |            |                         |
| P9.4  | A6      | GPIO_SMC |                          | SCB0_SDA <sup>[31]</sup> | ADC[1]_4  |            |                         |
| P9.5  | B5      | GPIO_SMC |                          | SCB0_SCL <sup>[31]</sup> | ADC[1]_5  |            |                         |
| P9.6  | A5      | GPIO_SMC |                          |                          | ADC[1]_6  |            |                         |
| P9.7  | A4      | GPIO_SMC |                          |                          | ADC[1]_7  |            |                         |
| P11.0 | C5      | GPIO_SMC |                          | SCB0_MISO                | ADC[1]_8  |            |                         |
| P11.1 | D5      | GPIO_SMC |                          | SCB0_SEL0                | ADC[1]_9  |            |                         |
| P11.2 | B4      | GPIO_SMC |                          | SCB0_CLK                 | ADC[1]_10 |            |                         |
| P11.3 | C4      | GPIO_SMC |                          | SCB0_MOSI                | ADC[1]_11 |            | 1                       |

#### **Notes**

- 25. HCON (High Speed I/O matrix connection) reference as per **Table 10-1**.
  26. Deep Sleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment.

- atternate function assignment.

  27. All port pin functions available in Deep Sleep mode are also available in Active mode.

  28. I/O pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled.

  29. This I/O will have increased leakage to ground when V<sub>DDD</sub> is below the POR threshold.

  30. The output pins of FPD and DAC (FPDx\_y/DAC\_x) peripherals during the reset will be in high impedance state.

  31. See Table 26-10 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  32. To use SMIF differential clock pin as GPIO output, it is recommended to disable the other associated I/O pin. Refer to the device Architecture reference manual for more information.
- 33. See for Absolute maximum ratings +B condition and clamping current specification.

#### Based on Arm® Cortex®-M7 dual



Package pin list and alternate functions

Pin selector and alternate pin functions in Deep Sleep (DS) Mode, Analog, Smart I/O<sup>[30]</sup> (continued) **Table 11-1** 

|       | Package | I/O Type   | Deep Sleep               | Mapping   |           |           |                          |
|-------|---------|------------|--------------------------|-----------|-----------|-----------|--------------------------|
| Name  | 327-BGA | HCon#0     | HCon#29 <sup>[25]</sup>  | HCon#30   | Analog/HV | Smart I/O | +B Input <sup>[33]</sup> |
|       | Pin     |            | DS#5 <sup>[26, 27]</sup> | DS#6      |           |           |                          |
| P11.4 | A3      | GPIO_SMC   |                          | SCB0_MISO | ADC[1]_12 |           | Supported                |
| P11.5 | A2      | GPIO_SMC   |                          | SCB0_SEL0 | ADC[1]_13 |           |                          |
| P11.6 | B2      | GPIO_SMC   |                          | SCB0_SEL1 | ADC[1]_14 |           |                          |
| P11.7 | B1      | GPIO_SMC   |                          | SCB0_SEL2 | ADC[1]_15 |           | =                        |
| P12.0 | В3      | GPIO_SMC   |                          | SCB0_SEL3 | ADC[1]_16 |           | =                        |
| P12.1 | C3      | GPIO_SMC   |                          |           | ADC[1]_17 |           | =                        |
| P12.2 | D4      | GPIO_SMC   |                          |           | ADC[1]_18 |           |                          |
| P12.3 | E4      | GPIO_SMC   |                          |           | ADC[1]_19 |           |                          |
| P12.4 | F4      | GPIO_SMC   |                          |           | ADC[1]_20 |           | =                        |
| P12.5 | G3      | GPIO_SMC   |                          |           | ADC[1]_21 |           |                          |
| P12.6 | G4      | GPIO_SMC   |                          |           | ADC[1]_22 |           | 1                        |
| P12.7 | H3      | GPIO_SMC   |                          |           | ADC[1]_23 |           |                          |
| P13.0 | K4      | HSIO_STD   |                          |           |           |           | Not supported            |
| P13.1 | J4      | HSIO_STD   |                          |           |           |           | _                        |
| P13.2 | L4      | HSIO_STD   |                          |           |           |           | _                        |
| P13.3 | М3      | HSIO_STD   |                          |           |           |           |                          |
| P13.4 | M4      | HSIO_STD   |                          |           |           |           | _                        |
| P13.5 | N2      | HSIO_STD   |                          |           |           |           | _                        |
| P13.6 | N3      | HSIO_STD   |                          |           |           |           |                          |
| P13.7 | N4      | HSIO_STD   |                          |           |           |           | _                        |
| P14.0 | P1      | HSIO_STD   |                          |           |           |           | _                        |
| P14.1 | P2      | HSIO_STD   |                          |           |           |           |                          |
| P14.2 | P3      | HSIO_STD   |                          |           |           |           |                          |
| P14.3 | P4      | HSIO_STD   |                          |           |           |           |                          |
| P14.4 | R1      | HSIO_STD   |                          |           |           |           | _                        |
| P14.5 | R2      | HSIO_STD   |                          |           |           |           |                          |
| P14.6 | R3      | HSIO_STD   |                          |           |           |           | 1                        |
| P14.7 | R4      | HSIO_STD   |                          |           |           |           | 1                        |
| P15.2 | T3      | HSIO_STDLN |                          |           |           |           | 1                        |
| P15.3 | T4      | HSIO_STDLN |                          |           |           |           | 1                        |
| P15.4 | U1      | HSIO_STDLN |                          |           |           |           | 1                        |
| P15.5 | U2      | HSIO_STDLN |                          |           |           |           | 1                        |
| P15.6 | U3      | HSIO_STDLN |                          |           |           |           | 1                        |
| P15.7 | V1      | HSIO_STDLN |                          |           |           |           | 1                        |
| P16.0 | V2      | HSIO_STDLN |                          |           |           |           | 1                        |
| P16.1 | W1      | HSIO_STDLN |                          |           |           |           | 1                        |

- 25. HCON (High Speed I/O matrix connection) reference as per **Table 10-1**.
  26. Deep Sleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment.
- 27. All port pin functions available in Deep Sleep mode are also available in Active mode.
  28. I/O pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled.

- 29. This I/O will have increased leakage to ground when V<sub>DDD</sub> is below the POR threshold.

  30. The output pins of FPD and DAC (FPDx\_y/DAC\_x) peripherals during the reset will be in high impedance state.

  31. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  32. To use SMIF differential clock pin as GPIO output, it is recommended to disable the other associated I/O pin. Refer to the device Architecture reference manual for more information.

  33. See for Absolute maximum ratings +B condition and clamping current specification.

#### Based on Arm® Cortex®-M7 dual



Package pin list and alternate functions

Pin selector and alternate pin functions in Deep Sleep (DS) Mode, Analog, Smart I/O<sup>[30]</sup> (continued) **Table 11-1** 

|       | Package | I/O Type   | Deep Sleep N             | Mapping |           |           |                          |
|-------|---------|------------|--------------------------|---------|-----------|-----------|--------------------------|
| Name  | 327-BGA | HCon#0     | HCon#29 <sup>[25]</sup>  | HCon#30 | Analog/HV | Smart I/O | +B Input <sup>[33]</sup> |
|       | Pin     |            | DS#5 <sup>[26, 27]</sup> | DS#6    |           |           |                          |
| P16.2 | U4      | HSIO_STDLN |                          |         |           |           | Not supported            |
| P16.3 | V3      | HSIO_STDLN |                          |         |           |           |                          |
| P16.4 | W2      | HSIO_STDLN |                          |         |           |           |                          |
| P16.5 | Y2      | HSIO_STDLN |                          |         |           |           |                          |
| P16.6 | W3      | HSIO_STDLN |                          |         |           |           |                          |
| P16.7 | Y3      | HSIO_STDLN |                          |         |           |           |                          |
| P17.0 | V4      | HSIO_STDLN |                          |         |           |           |                          |
| P18.0 | W4      | HSIO_STDLN |                          |         |           |           |                          |
| P18.1 | Y4      | HSIO_STDLN |                          |         |           |           |                          |
| P18.2 | U5      | HSIO_STDLN |                          |         |           |           |                          |
| P18.3 | V5      | HSIO_STDLN |                          |         |           |           |                          |
| P18.4 | W5      | HSIO_STDLN |                          |         |           |           |                          |
| P18.5 | Y5      | HSIO_STDLN |                          |         |           |           |                          |
| P18.6 | U6      | HSIO_STDLN |                          |         |           |           |                          |
| P18.7 | V6      | HSIO_STDLN |                          |         |           |           |                          |
| P19.0 | W6      | HSIO_STDLN |                          |         |           |           |                          |
| P19.1 | Y6      | HSIO_STDLN |                          |         |           |           |                          |
| P19.2 | U7      | HSIO_STDLN |                          |         |           |           |                          |
| P19.3 | V7      | HSIO_STDLN |                          |         |           |           |                          |
| P19.4 | W7      | HSIO_STDLN |                          |         |           |           |                          |
| P19.5 | Y7      | HSIO_STDLN |                          |         |           |           |                          |
| P19.6 | U8      | HSIO_STDLN |                          |         |           |           |                          |
| P19.7 | V8      | HSIO_STDLN |                          |         |           |           |                          |
| P20.0 | W8      | HSIO_STDLN |                          |         |           |           |                          |
| P20.1 | Y8      | HSIO_STDLN |                          |         |           |           |                          |
| P20.2 | U9      | HSIO_STDLN |                          |         |           |           |                          |
| P20.3 | V9      | HSIO_STDLN |                          |         |           |           |                          |
| P20.4 | W9      | HSIO_STDLN |                          |         |           |           |                          |
| P20.5 | Y9      | HSIO_STDLN |                          |         |           |           |                          |
| P20.6 | U10     | HSIO_STDLN |                          |         |           |           |                          |
| P20.7 | V10     | HSIO_STDLN |                          |         |           |           |                          |
| P21.0 | W10     | HSIO_STDLN |                          |         |           |           |                          |
| P21.1 | Y10     | HSIO_STDLN |                          |         |           |           |                          |
| P21.2 | U11     | HSIO_STDLN |                          |         |           |           |                          |
| P21.3 | V11     | HSIO_STDLN |                          |         |           |           |                          |
| P23.0 | C1      | HSIO_ENH   |                          |         |           |           |                          |

- 25. HCON (High Speed I/O matrix connection) reference as per **Table 10-1**.
  26. Deep Sleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment.

  27. All port pin functions available in Deep Sleep mode are also available in Active mode.

  28. I/O pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled.

- 29. This I/O will have increased leakage to ground when V<sub>DDD</sub> is below the POR threshold.

  30. The output pins of FPD and DAC (FPDx\_y/DAC\_x) peripherals during the reset will be in high impedance state.

  31. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  32. To use SMIF differential clock pin as GPIO output, it is recommended to disable the other associated I/O pin. Refer to the device Architecture reference manual for more information.

  33. See for Absolute maximum ratings +B condition and clamping current specification.

#### Based on Arm® Cortex®-M7 dual



Package pin list and alternate functions

Pin selector and alternate pin functions in Deep Sleep (DS) Mode, Analog, Smart I/O<sup>[30]</sup> (continued) **Table 11-1** 

|           | Package | I/O Type                            | Deep Sleep N             | /apping |           |           |                          |
|-----------|---------|-------------------------------------|--------------------------|---------|-----------|-----------|--------------------------|
| Name      | 327-BGA | HCon#0                              | HCon#29 <sup>[25]</sup>  | HCon#30 | Analog/HV | Smart I/O | +B Input <sup>[33]</sup> |
|           | Pin     |                                     | DS#5 <sup>[26, 27]</sup> | DS#6    |           |           |                          |
| P23.1     | C2      | HSIO_ENH                            |                          |         |           |           | Not supported            |
| P23.2     | D1      | HSIO_ENH                            |                          |         |           |           |                          |
| P23.3     | D2      | HSIO_ENH                            |                          |         |           |           |                          |
| P23.4     | D3      | HSIO_ENH                            |                          |         |           |           |                          |
| P24.0     | G1      | HSIO_EN-<br>H_PDIFF <sup>[32]</sup> |                          |         |           |           | _                        |
| P24.1     | G2      | HSIO_EN-<br>H_PDIFF <sup>[32]</sup> |                          |         |           |           |                          |
| P25.0     | E1      | HSIO_ENH                            |                          |         |           |           |                          |
| P25.1     | E2      | HSIO_ENH                            |                          |         |           |           |                          |
| P25.2     | E3      | HSIO_ENH                            |                          |         |           |           |                          |
| P25.3     | F1      | HSIO_ENH                            |                          |         |           |           | -                        |
| P25.4     | F2      | HSIO_ENH                            |                          |         |           |           | =                        |
| P25.5     | F3      | HSIO_ENH                            |                          |         |           |           |                          |
| P26.0     | H1      | HSIO_ENH                            |                          |         |           |           |                          |
| P26.1     | H2      | HSIO_ENH                            |                          |         |           |           |                          |
| P26.2     | J1      | HSIO_ENH                            |                          |         |           |           |                          |
| P26.3     | J2      | HSIO_ENH                            |                          |         |           |           |                          |
| P26.4     | J3      | HSIO_ENH                            |                          |         |           |           |                          |
| P27.0     | M1      | HSIO_EN-<br>H_PDIFF <sup>[32]</sup> |                          |         |           |           | _                        |
| P27.1     | M2      | HSIO_EN-<br>H_PDIFF <sup>[32]</sup> |                          |         |           |           | _                        |
| P28.0     | K1      | HSIO_ENH                            |                          |         |           |           |                          |
| P28.1     | K2      | HSIO_ENH                            |                          |         |           |           |                          |
| P28.2     | K3      | HSIO_ENH                            |                          |         |           |           |                          |
| P28.3     | L1      | HSIO_ENH                            |                          |         |           |           |                          |
| P28.4     | L2      | HSIO_ENH                            |                          |         |           |           |                          |
| P28.5     | L3      | HSIO_ENH                            |                          |         |           |           | 1                        |
| P29.0     | B8      | GPIO_ENH                            |                          |         | ADC[0]_18 |           | Supported                |
| P29.1     | C8      | GPIO_ENH                            |                          |         | ADC[0]_19 |           | Not supported            |
| P30.0     | T1      | HSIO_STD                            |                          |         |           |           |                          |
| P30.1     | T2      | HSIO_STD                            |                          |         |           |           |                          |
| MIPI_DP2  | W12     |                                     |                          |         |           |           |                          |
| MIPI_DN2  | Y12     |                                     |                          |         |           |           |                          |
| MIPI_DN0  | V13     |                                     |                          |         |           |           |                          |
| MIPI_DP0  | U13     |                                     |                          |         |           |           |                          |
| MIPI_CKP  | Y14     |                                     |                          |         |           |           |                          |
| MIPI_CKN  | W14     |                                     |                          |         |           |           |                          |
| MIPI_REXT | U14     |                                     |                          |         |           |           |                          |

- 25. HCON (High Speed I/O matrix connection) reference as per **Table 10-1**.
- 26. Deep Sleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment.

- atternate function assignment.

  27. All port pin functions available in Deep Sleep mode are also available in Active mode.

  28. I/O pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled.

  29. This I/O will have increased leakage to ground when V<sub>DDD</sub> is below the POR threshold.

  30. The output pins of FPD and DAC (FPDx\_y/DAC\_x) peripherals during the reset will be in high impedance state.

  31. See Table 26-10 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  32. To use SMIF differential clock pin as GPIO output, it is recommended to disable the other associated I/O pin. Refer to the device Architecture reference manual for more information.

  33. See for Absolute maximum ratings +B condition and clamping current specification.

#### Based on Arm® Cortex®-M7 dual



Package pin list and alternate functions

Pin selector and alternate pin functions in Deep Sleep (DS) Mode, Analog, Smart I/O<sup>[30]</sup> (continued) **Table 11-1** 

|             | Package | I/O Type | Deep Sleep N             | /apping |           |           |                          |
|-------------|---------|----------|--------------------------|---------|-----------|-----------|--------------------------|
| Name        | 327-BGA | HCon#0   | HCon#29 <sup>[25]</sup>  | HCon#30 | Analog/HV | Smart I/O | +B Input <sup>[33]</sup> |
|             | Pin     |          | DS#5 <sup>[26, 27]</sup> | DS#6    |           |           |                          |
| MIPI_DP1    | V15     |          |                          |         |           |           | Not supported            |
| MIPI_DN1    | U15     |          |                          |         |           |           | 1                        |
| MIPI_DN3    | W16     |          |                          |         |           |           | 1                        |
| MIPI_DP3    | Y16     |          |                          |         |           |           | 1                        |
| FPD0_TDN    | Y18     |          |                          |         |           |           | 1                        |
| FPD0_TDP    | W18     |          |                          |         |           |           | 1                        |
| FPD0_TCN    | V20     |          |                          |         |           |           | 1                        |
| FPD0_TCP    | V19     |          |                          |         |           |           | 1                        |
| FPD0_TCLKN  | U17     |          |                          |         |           |           | 1                        |
| FPD0_TCLKP  | U18     |          |                          |         |           |           | 1                        |
| FPD0_TBN    | T19     |          |                          |         |           |           | 1                        |
| FPD0_TBP    | T20     |          |                          |         |           |           | 1                        |
| FPD0_TAN    | R18     |          |                          |         |           |           | 1                        |
| FPD0_TAP    | R17     |          |                          |         |           |           | 1                        |
| FPD1_TAP    | P20     |          |                          |         |           |           | 1                        |
| FPD1_TAN    | P19     |          |                          |         |           |           | 1                        |
| FPD1_TBP    | N18     |          |                          |         |           |           | 1                        |
| FPD1_TBN    | N17     |          |                          |         |           |           | 1                        |
| FPD1_TCLKP  | M20     |          |                          |         |           |           | 1                        |
| FPD1_TCLKN  | M19     |          |                          |         |           |           | 1                        |
| FPD1_TCP    | L18     |          |                          |         |           |           | 1                        |
| FPD1_TCN    | L17     |          |                          |         |           |           | 1                        |
| FPD1_TDP    | K20     |          |                          |         |           |           | 1                        |
| FPD1_TDN    | K19     |          |                          |         |           |           | 1                        |
| DAC_AOUTS_R | J17     |          |                          |         |           |           | 1                        |
| DAC_COM_R   | J18     |          |                          |         |           |           | 1                        |
| DAC_COM_L   | H18     |          |                          |         |           |           | 1                        |
| DAC_AOUTS_L | H17     |          |                          |         |           |           |                          |
| PMIC_EN     | E19     |          |                          |         |           |           | 1                        |
| PMIC_STATUS | D19     |          |                          |         |           |           | 1                        |
| XRES_L      | F18     |          |                          |         |           |           | 1                        |

#### **Notes**

- 25. HCON (High Speed I/O matrix connection) reference as per **Table 10-1**.
  26. Deep Sleep ordering (DS#0, DS#1, DS#2) does not have any impact on choosing any alternate functions; the HSIOM module handles the individual alternate function assignment.

- atternate function assignment.

  27. All port pin functions available in Deep Sleep mode are also available in Active mode.

  28. I/O pins that support an oscillator function (WCO or ECO) must be configured for high-impedance if the oscillator is enabled.

  29. This I/O will have increased leakage to ground when V<sub>DDD</sub> is below the POR threshold.

  30. The output pins of FPD and DAC (FPDx\_y/DAC\_x) peripherals during the reset will be in high impedance state.

  31. See Table 26-10 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  32. To use SMIF differential clock pin as GPIO output, it is recommended to disable the other associated I/O pin. Refer to the device Architecture reference manual for more information.
- 33. See for **Absolute maximum ratings** +B condition and clamping current specification.

Power pin assignments

## 12 Power pin assignments

### Table 12-1 Power pin assignments

| Name                 | Package                                                                                                                                                                                                | D                                                |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Name                 | 327-BGA                                                                                                                                                                                                | Description                                      |
| VDDD                 | F10, K15, R11, M6                                                                                                                                                                                      | Main supply for SRSS                             |
| VDDIO_GPIO_0         | F15                                                                                                                                                                                                    | Supply for GPIO0 (2.7 V - 5.5 V)                 |
| VDDIO_GPIO_1         | F14                                                                                                                                                                                                    | Supply for GPIO1 (2.7 V - 5.5 V)                 |
| VDDIO_GPIO_2         | F11                                                                                                                                                                                                    | Supply for GPIO2 (2.7 V - 5.5 V)                 |
| VDDIO_HSIO           | N6, R7, R8, R9, R6                                                                                                                                                                                     | Supply for HSIO domain (3.0 V - 3.6 V)           |
| /DDIO_SMC            | F7, F8, F6                                                                                                                                                                                             | Supply for GPIO_SMC (2.7 V - 5.5 V)              |
| /DDIO_SMIF           | J6, G6, H6                                                                                                                                                                                             | 1.8V supply for 200 MHz HSIO                     |
| VDDIO_SMIF_HV        | K6, L6                                                                                                                                                                                                 | 3.3V supply for 200 MHz HSIO                     |
| VCCD <sup>[34]</sup> | F9, G15, H15, R10, P6                                                                                                                                                                                  | Main regulated supply. Driven by LDO regulator   |
| /DDPLL_FPD0          | P15                                                                                                                                                                                                    | Dedicated supplies for FPD0 (1.09 V - 1.21 V)    |
| VDDPLL_FPD1          | N15                                                                                                                                                                                                    | Dedicated supplies for FPD1 (1.09 V - 1.21 V)    |
| /DDA_ADC             | F12                                                                                                                                                                                                    | Main analog supply (for PASS/SAR, 2.7 V - 5.5 V) |
| VDDA_DAC             | J15                                                                                                                                                                                                    | Supply for DAC (3.0 V - 3.6 V)                   |
| /DDA_FPD0            | R14                                                                                                                                                                                                    | Dedicated supplies for FPD0 (1.09 V - 1.21 V)    |
| VDDA_FPD1            | M15                                                                                                                                                                                                    | Dedicated supplies for FPD1 (1.09 V - 1.21 V)    |
| /DDA_MIPI            | R13, V14, R12                                                                                                                                                                                          | Dedicated supplies for MIPI (1.09 V - 1.21 V)    |
| /DDHA_FPD0           | R19, R20, P17, P18                                                                                                                                                                                     | Dedicated supplies for FPD0 (3.0 V - 3.6 V)      |
| /DDHA_FPD1           | M17, M18, N19, N20                                                                                                                                                                                     | Dedicated supplies for FPD1 (3.0 V - 3.6 V)      |
| VREFH                | F13                                                                                                                                                                                                    | High reference voltage for SAR                   |
| VREFL                | D13                                                                                                                                                                                                    | Low reference voltage for SAR                    |
| VSS                  | A1, A20, H13, E20, F19, G20, H9, H10, H11, H12, J8, J9, J10, J11, J12, J13, K8, K9, K10, K11, K12, K13, L8, L9, L10, L11, L12, L13, N1, M8, M9, M10, M11, M12, M13, N8, N9, N10, N11, N12, N13, Y1, H4 | Main digital ground                              |
| VSSA_ADC             | D12                                                                                                                                                                                                    | Main analog ground                               |
| /SSA_DAC             | G17, G18                                                                                                                                                                                               | Ground for DAC                                   |
| /SSA_FPD0            | U16, V17, V18, W17, W19, W20, Y17, Y19, Y20, R15, T17, T18, U19, U20                                                                                                                                   | Dedicated ground for FPD0                        |
| /SSA_FPD1            | J19, J20, K17, K18, L19, L20, L15                                                                                                                                                                      | Dedicated ground for FPD1                        |
| VSSA_MIPI            | U12, V12, V16, W11, W13, W15, Y11, Y13, Y15                                                                                                                                                            | Dedicated ground for MIPI                        |

#### Note

34. The V<sub>CCD</sub> pins must be connected together to ensure a low-impedance connection (see the requirement in Figure 26-2).



Alternate function pin assignments

#### **Alternate function pin assignments 13**

#### Alternate pin functions in active power mode [36, 37, 38] **Table 13-1**

|      |                        |           |           |         |                    |                    |         | Active Map | ping    |          |               |         |                   |            |           |             |
|------|------------------------|-----------|-----------|---------|--------------------|--------------------|---------|------------|---------|----------|---------------|---------|-------------------|------------|-----------|-------------|
| Name | HCon#8 <sup>[35]</sup> | HCon#9    | HCon#10   | HCon#11 | HCon#16            | HCon#17            | HCon#18 | HCon#19    | HCon#20 | HCon#21  | HCon#22       | HCon#23 | HCon#24           | HCon#25    | HCon#26   | HCon#27     |
|      | ACT#0 <sup>[36]</sup>  | ACT#1     | ACT#2     | ACT#3   | ACT#4              | ACT#5              | ACT#6   | ACT#7      | ACT#8   | ACT#9    | ACT#10        | ACT#11  | ACT#12            | ACT#13     | ACT#14    | ACT#15      |
| P0.0 |                        | PWM0_20_N |           |         | TDM_TX_MCK[2](0)   | TDM_RX_MCK[2](0)   |         |            |         |          |               | LIN1_TX |                   | SCB10_CLK  | SCB10_RX  | SCB10_SDA   |
| P0.1 | PWM0_20                |           | TC0_20_TR |         | TDM_TX_SCK[2](0)   | TDM_RX_SCK[2](0)   |         |            |         |          |               | LIN1_RX |                   | SCB10_MOSI | SCB10_TX  | SCB10_SCL   |
| P0.2 |                        | PWM0_21_N |           |         | TDM_TX_FSYNC[2](0) | TDM_RX_FSYNC[2](0) |         |            |         |          |               |         | CXPI1_TX          | SCB10_MISO | SCB10_RTS |             |
| P0.3 | PWM0_21                |           | TC0_21_TR |         | TDM_TX_SD[2](0)    | TDM_RX_SD[2](0)    |         |            |         |          |               |         | CXPI1_RX          | SCB10_SEL0 | SCB10_CTS |             |
| P0.4 |                        | PWM0_22_N |           |         |                    |                    |         |            |         |          |               |         |                   | SCB11_CLK  | SCB11_RX  | SCB11_SDA   |
| P0.5 | PWM0_22                |           | TC0_22_TR |         |                    |                    |         |            |         |          |               |         |                   | SCB11_MOSI | SCB11_TX  | SCB11_SCL   |
| P1.0 |                        |           |           |         |                    |                    |         |            |         |          | EXT_CLK       |         |                   |            |           |             |
| P1.1 |                        |           |           |         |                    |                    |         |            |         |          |               |         |                   |            |           |             |
| P1.4 |                        |           |           |         |                    |                    |         |            |         |          |               |         |                   |            |           |             |
| P1.5 |                        |           |           |         |                    |                    |         |            |         |          |               |         |                   |            |           |             |
| P2.3 | PWM0_24                |           | TC0_24_TR |         |                    |                    |         |            |         | CXPI0_EN |               | LIN0_EN |                   | CAN1_0_TX  |           | CAL_SUP_NZ  |
| P2.4 |                        | PWM0_25_N |           |         |                    |                    |         |            |         | CXPI0_RX |               | LIN0_RX |                   | CAN1_0_RX  |           |             |
| P2.5 |                        |           |           |         |                    |                    |         |            |         |          |               |         | DAC_MCK           |            |           | TRIG_IN[0]  |
| P2.6 |                        |           |           |         |                    |                    |         |            |         |          |               |         |                   |            |           |             |
| P3.0 | PWM0_25                |           | TC0_25_TR |         |                    |                    |         |            |         | CXPI0_TX |               | LIN0_TX |                   | CAN0_0_TX  |           |             |
| P3.1 |                        | PWM0_26_N |           |         |                    |                    |         |            |         |          |               |         |                   | CAN0_0_RX  |           |             |
| P3.2 | PWM0_26                |           | TC0_26_TR |         |                    |                    |         |            |         |          |               |         |                   | CAN0_1_TX  |           |             |
| P3.3 |                        | PWM0_27_N |           |         |                    |                    |         |            |         |          | EXT_CLK       |         |                   | CAN0_1_RX  |           |             |
| P3.4 | PWM0_27                |           | TC0_27_TR |         |                    |                    |         |            |         |          |               | LIN1_EN | CXPI1_EN          | SCB10_SEL1 |           | FAULT_OUT_0 |
| P4.0 |                        | PWM0_28_N |           |         |                    |                    |         |            |         |          | SG_AMPL[0](1) |         | PWM_LINE1_P[0](0) |            |           | FAULT_OUT_1 |
| P4.1 | PWM0_28                |           | TC0_28_TR |         |                    |                    |         |            |         |          | SG_TONE[0](1) |         | PWM_LINE1_N[0](0) |            |           | FAULT_OUT_2 |
| P4.2 |                        | PWM0_29_N |           |         |                    |                    |         |            |         |          | SG_AMPL[1](1) |         | PWM_LINE2_P[0](0) |            |           | FAULT_OUT_3 |
| P4.3 | PWM0_29                |           | TC0_29_TR |         |                    |                    |         |            |         |          | SG_TONE[1](1) |         | PWM_LINE2_N[0](0) |            |           |             |
| P4.4 |                        | PWM0_30_N |           |         | TDM_TX_MCK[3](0)   | TDM_RX_MCK[3](0)   |         |            |         | CXPI0_EN | SG_AMPL[2](1) | LIN0_EN | PWM_LINE1_P[1](0) |            |           |             |
|      |                        |           |           |         |                    | : : : '            |         |            |         | _        | = : 1( /      | _       |                   |            |           |             |

#### Notes

- 35. High-Speed I/O matrix connection (HCON) reference as per **Table 10-1**.
  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.
  37. Refer to **Table 13-2** for more information on pin multiplexer abbreviations used.
  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".
  39. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

- 40. This clock is used as a feedback clock in SPI mode.
- 41. This clock must not be selected when using feedback clock in SPI mode.



Alternate pin functions in active power mode (continued)[36, 37, 38] **Table 13-1** 

|      |                        |                 |                 |         |                    |                    |         | Active Map | ping    |          |               |         |                   |           |          |                          |
|------|------------------------|-----------------|-----------------|---------|--------------------|--------------------|---------|------------|---------|----------|---------------|---------|-------------------|-----------|----------|--------------------------|
| Name | HCon#8 <sup>[35]</sup> | HCon#9          | HCon#10         | HCon#11 | HCon#16            | HCon#17            | HCon#18 | HCon#19    | HCon#20 | HCon#21  | HCon#22       | HCon#23 | HCon#24           | HCon#25   | HCon#26  | HCon#27                  |
|      | ACT#0 <sup>[36]</sup>  | ACT#1           | ACT#2           | ACT#3   | ACT#4              | ACT#5              | ACT#6   | ACT#7      | ACT#8   | ACT#9    | ACT#10        | ACT#11  | ACT#12            | ACT#13    | ACT#14   | ACT#15                   |
| P4.5 | PWM0_30                |                 | TC0_30_TR       |         | TDM_TX_SCK[3](0)   | TDM_RX_SCK[3](0)   |         |            |         | CXPI0_RX | SG_TONE[2](1) | LIN0_RX | PWM_LINE1_N[1](0) |           |          |                          |
| P4.6 |                        | PWM0_31_N       |                 |         | TDM_TX_FSYNC[3](0) | TDM_RX_FSYNC[3](0) |         |            |         | CXPI0_TX | SG_AMPL[3](1) | LIN0_TX | PWM_LINE2_P[1](0) |           |          |                          |
| P4.7 | PWM0_31                |                 | TC0_31_TR       |         | TDM_TX_SD[3](0)    | TDM_RX_SD[3](0)    |         |            |         |          | SG_TONE[3](1) |         | PWM_LINE2_N[1](0) |           |          |                          |
| P5.0 | PWM0_H_12              | PWM0_H_17_<br>N | TC0_H_16_T<br>R |         | TDM_TX_MCK[2](1)   | TDM_RX_MCK[2](1)   |         |            |         |          |               |         |                   | CAN0_0_TX |          |                          |
| P5.1 | PWM0_H_13              | PWM0_H_12_<br>N | TC0_H_17_T      |         | TDM_TX_SCK[2](1)   | TDM_RX_SCK[2](1)   |         |            |         |          |               |         |                   | CAN0_0_RX |          |                          |
| P5.2 | PWM0_H_14              | PWM0_H_13_<br>N | TC0_H_12_T      |         | TDM_TX_FSYNC[2](1) | TDM_RX_FSYNC[2](1) |         |            |         |          | SG_AMPL[0](0) |         |                   | CAN0_1_TX |          |                          |
| P5.3 | PWM0_H_15              | PWM0_H_14_      | TC0_H_13_T      |         | TDM_TX_SD[2](1)    | TDM_RX_SD[2](1)    |         |            |         |          | SG_TONE[0](0) |         |                   | CAN0_1_RX |          |                          |
| P5.4 | PWM0_H_16              | PWM0_H_15_      | TC0_H_14_T      |         |                    |                    |         |            |         |          |               |         |                   | CAN1_1_TX |          |                          |
| P5.5 | PWM0_H_17              | PWM0_H_16_      | TC0_H_15_T      |         |                    |                    |         |            |         |          |               |         |                   | CAN1_1_RX |          |                          |
| P5.6 | PWM0_20                | PWM0_29_N       | TC0_28_TR       |         | TDM_TX_MCK[3](1)   | TDM_RX_MCK[3](1)   |         |            |         |          |               |         |                   | SCB8_CLK  | SCB8_RX  | SCB8_SDA <sup>[39]</sup> |
| P5.7 | PWM0_21                | PWM0_20_N       | TC0_29_TR       |         | TDM_TX_SCK[3](1)   | TDM_RX_SCK[3](1)   |         |            |         |          |               |         |                   | SCB8_MOSI | SCB8_TX  | SCB8_SCL <sup>[39]</sup> |
| P6.0 | PWM0_22                | PWM0_21_N       | TC0_20_TR       |         | TDM_TX_FSYNC[3](1) | TDM_RX_FSYNC[3](1) |         |            |         |          |               |         |                   | SCB8_MISO | SCB8_RTS |                          |
| P6.1 | PWM0_23                | PWM0_22_N       | TC0_21_TR       |         | TDM_TX_SD[3](1)    | TDM_RX_SD[3](1)    |         |            |         |          |               |         |                   | SCB8_SEL0 | SCB8_CTS |                          |
| P6.2 | PWM0_24                | PWM0_23_N       | TC0_22_TR       |         |                    |                    |         |            |         |          |               |         |                   | SCB8_SEL1 |          | TRIG_IN[0]               |
| P6.3 | PWM0_25                | PWM0_24_N       | TC0_23_TR       |         |                    |                    |         |            |         |          |               |         |                   |           |          | TRIG_IN[29]              |
| P6.4 | PWM0_26                | PWM0_25_N       | TC0_24_TR       |         |                    |                    |         |            |         |          |               |         |                   |           |          | TRIG_IN[30]              |
| P6.5 | PWM0_27                | PWM0_26_N       | TC0_25_TR       |         |                    |                    |         |            |         |          |               |         |                   |           |          | TRIG_IN[31]              |
| P6.6 | PWM0_28                | PWM0_27_N       | TC0_26_TR       |         |                    |                    |         |            |         |          |               |         |                   |           |          | TRIG_IN[32]              |
| P6.7 | PWM0_29                | PWM0_28_N       | TC0_27_TR       |         |                    |                    |         |            |         |          |               |         |                   |           |          | TRIG_IN[33]              |
| P7.0 | PWM0_20                | PWM0_33_N       | TC0_32_TR       |         |                    |                    |         |            |         |          |               |         |                   |           |          | TRIG_IN[10]              |
| P7.1 | PWM0_21                | PWM0_20_N       | TC0_33_TR       |         |                    |                    |         |            |         |          |               |         | PWM_LINE1_P[0](1) |           |          | TRIG_IN[11]              |
| P7.2 | PWM0_22                | PWM0_21_N       | TC0_20_TR       |         |                    |                    |         |            |         |          |               |         | PWM_LINE1_N[0](1) |           |          | TRIG_IN[12]              |
| P7.3 | PWM0_23                | PWM0_22_N       | TC0_21_TR       |         |                    |                    |         |            |         |          |               |         | PWM_LINE2_P[0](1) |           |          | TRIG_IN[13]              |
| P7.4 | PWM0_24                | PWM0_23_N       | TC0_22_TR       |         |                    |                    |         |            |         |          |               |         | PWM_LINE2_N[0](1) |           |          | TRIG_IN[14]              |
| P7.5 | PWM0_25                | PWM0_24_N       | TC0_23_TR       |         |                    |                    |         |            |         |          |               |         | PWM_LINE1_P[1](1) |           |          | TRIG_IN[15]              |

#### Notes

- 35. High-Speed I/O matrix connection (HCON) reference as per **Table 10-1**.
  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.
  37. Refer to **Table 13-2** for more information on pin multiplexer abbreviations used.
  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".
  39. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.
  40. This clock is used as a feedback clock in SPI mode.
  41. This clock must not be selected when using feedback clock in SPI mode.



Alternate function pin assignments

Based on Arm® Cortex®-M7 dual

TRAVEO™ T2G 32-bit Automotive MCU

Datasheet

TRAVEO™ T2G 32-bit Automotive MCU

|       |                        |            |                 |          |                    |                    |         | Active Map | ping    |         |               |         |                   |           |          |                          |
|-------|------------------------|------------|-----------------|----------|--------------------|--------------------|---------|------------|---------|---------|---------------|---------|-------------------|-----------|----------|--------------------------|
| Name  | HCon#8 <sup>[35]</sup> | HCon#9     | HCon#10         | HCon#11  | HCon#16            | HCon#17            | HCon#18 | HCon#19    | HCon#20 | HCon#21 | HCon#22       | HCon#23 | HCon#24           | HCon#25   | HCon#26  | HCon#27                  |
|       | ACT#0 <sup>[36]</sup>  | ACT#1      | ACT#2           | ACT#3    | ACT#4              | ACT#5              | ACT#6   | ACT#7      | ACT#8   | ACT#9   | ACT#10        | ACT#11  | ACT#12            | ACT#13    | ACT#14   | ACT#15                   |
| P7.6  | PWM0_26                | PWM0_25_N  | TC0_24_TR       |          | EXT_MUX[0]_0       |                    |         |            |         |         |               |         | PWM_LINE1_N[1](1) |           |          | TRIG_IN[16]              |
| P7.7  | PWM0_27                | PWM0_26_N  | TC0_25_TR       |          | EXT_MUX[0]_1       |                    |         |            |         |         |               |         | PWM_LINE2_P[1](1) |           |          | TRIG_IN[17]              |
| P8.0  | PWM0_30                | PWM0_29_N  | TC0_28_TR       |          | EXT_MUX[1]_0       |                    |         |            |         |         |               |         |                   | SCB9_MISO | SCB9_RTS |                          |
| P8.1  | PWM0_31                | PWM0_30_N  | TC0_29_TR       |          | EXT_MUX[1]_1       |                    |         |            |         |         |               |         |                   | SCB9_SEL0 | SCB9_CTS |                          |
| P8.2  | PWM0_32                | PWM0_31_N  | TC0_30_TR       |          | EXT_MUX[1]_2       |                    |         |            |         |         |               |         |                   | SCB9_SEL1 |          |                          |
| P8.3  | PWM0_33                | PWM0_32_N  | TC0_31_TR       |          | EXT_MUX[1]_EN      |                    |         |            |         |         |               |         |                   |           |          |                          |
| P9.0  | PWM0_M_0               |            | TC0_H_18_T<br>R |          | TDM_TX_MCK[2](2)   | TDM_RX_MCK[2](2)   |         |            |         |         | SG_AMPL[1](0) |         |                   | SCB7_CLK  | SCB7_RX  | SCB7_SDA <sup>[39]</sup> |
| P9.1  | PWM0_35                | PWM0_M_0_N | TC0_35_TR       |          | TDM_TX_SCK[2](2)   | TDM_RX_SCK[2](2)   |         |            |         |         | SG_TONE[1](0) |         |                   | SCB7_MOSI | SCB7_TX  | SCB7_SCL <sup>[39]</sup> |
| P9.2  | PWM0_M_1               | PWM0_35_N  | TC0_H_19_T      |          | TDM_TX_FSYNC[2](2) | TDM_RX_FSYNC[2](2) |         |            |         |         | SG_AMPL[2](0) |         |                   | SCB7_MISO | SCB7_RTS |                          |
| P9.3  | PWM0_36                | PWM0_M_1_N | TC0_36_TR       |          | TDM_TX_SD[2](2)    | TDM_RX_SD[2](2)    |         |            |         |         | SG_TONE[2](0) |         |                   | SCB7_SEL0 | SCB7_CTS |                          |
| P9.4  | PWM0_M_2               | PWM0_36_N  | TC0_H_20_T      |          |                    | TDM_RX_MCK[3](2)   |         |            |         |         | SG_AMPL[3](0) |         |                   | SCB7_SEL1 | SCB0_RX  |                          |
| P9.5  | PWM0_37                | PWM0_M_2_N | L               |          |                    | TDM_RX_SCK[3](2)   |         |            |         |         | SG_TONE[3](0) |         |                   |           | SCB0_TX  |                          |
| P9.6  | PWM0_M_3               | PWM0_37_N  | TC0_H_21_T      |          |                    | TDM_RX_FSYNC[3](2) |         |            |         |         | SG_AMPL[4](0) |         |                   |           |          | FAULT_OUT_0              |
| P9.7  |                        | PWM0_M_3_N | TC0_H_22_T      |          |                    | TDM_RX_SD[3](2)    |         |            |         |         | SG_TONE[4](0) |         |                   |           |          | FAULT_OUT_1              |
| P11.0 | PWM0_M_4               |            | TC0_H_2_TR      |          |                    |                    |         |            |         |         |               |         |                   |           | SCB0_RTS | TRIG_IN[34]              |
| P11.1 |                        | PWM0_M_4_N | TC0_H_23_T      |          |                    |                    |         |            |         |         |               |         |                   |           | SCB0_CTS | TRIG_IN[35]              |
| P11.2 | PWM0_M_5               |            | TC0_H_3_TR      |          |                    |                    |         |            |         |         |               |         |                   |           |          | TRIG_IN[36]              |
| P11.3 |                        | PWM0_M_5_N | TC0_H_24_T      |          |                    |                    |         |            |         |         |               |         |                   |           |          | TRIG_IN[37]              |
| P11.4 | PWM0_M_6               |            | TC0_H_4_TR      |          | TDM_TX_MCK[3](2)   | TDM_RX_MCK[3](3)   |         |            |         |         |               |         |                   |           |          | TRIG_IN[38]              |
| P11.5 |                        | PWM0_M_6_N | TC0_H_25_T<br>R |          | TDM_TX_SCK[3](2)   | TDM_RX_SCK[3](3)   |         |            |         |         |               |         |                   |           |          | TRIG_IN[39]              |
| P11.6 | PWM0_M_7               |            | TC0_H_5_TR      |          | TDM_TX_FSYNC[3](2) | TDM_RX_FSYNC[3](3) |         |            |         |         |               |         |                   |           |          | TRIG_IN[40]              |
| P11.7 |                        | PWM0_M_7_N | TC0_H_26_T      |          | TDM_TX_SD[3](2)    | TDM_RX_SD[3](3)    |         |            |         |         |               |         |                   |           |          | TRIG_IN[41]              |
| P12.0 | PWM0_M_8               |            | TC0_H_6_TR      |          |                    |                    |         |            |         |         |               |         |                   |           | 1        | TRIG_IN[42]              |
| P12.1 |                        | PWM0_M_8_N | TC0_H_27_T      |          |                    |                    |         |            |         |         |               |         |                   |           | 1        | TRIG_IN[43]              |
| P12.2 | PWM0_M_9               |            | TC0_H_7_TR      |          |                    |                    |         |            |         |         |               |         |                   |           |          | TRIG_IN[44]              |
| Notes |                        | <u> </u>   |                 | <u>I</u> | 1                  |                    |         | <u> </u>   | L       | 1       | 1             | 1       | 1                 |           | 1        |                          |

- 35. High-Speed I/O matrix connection (HCON) reference as per **Table 10-1**.
  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.
  37. Refer to **Table 13-2** for more information on pin multiplexer abbreviations used.
  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".
  39. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.
  40. This clock is used as a feedback clock in SPI mode.

- 41. This clock must not be selected when using feedback clock in SPI mode.



Based on Arm®

TRAVEO™ T2G 32-bit Automotive MCU Cortex®-M7 dual

|       |                        |                 |                 |         |         |         |                        | Active Map             | ping        |           |               |           |             |                  |          |                          |
|-------|------------------------|-----------------|-----------------|---------|---------|---------|------------------------|------------------------|-------------|-----------|---------------|-----------|-------------|------------------|----------|--------------------------|
| Name  | HCon#8 <sup>[35]</sup> | HCon#9          | HCon#10         | HCon#11 | HCon#16 | HCon#17 | HCon#18                | HCon#19                | HCon#20     | HCon#21   | HCon#22       | HCon#23   | HCon#24     | HCon#25          | HCon#26  | HCon#27                  |
|       | ACT#0 <sup>[36]</sup>  | ACT#1           | ACT#2           | ACT#3   | ACT#4   | ACT#5   | ACT#6                  | ACT#7                  | ACT#8       | ACT#9     | ACT#10        | ACT#11    | ACT#12      | ACT#13           | ACT#14   | ACT#15                   |
| P12.3 |                        | PWM0_M_9_N      | TC0_H_28_T<br>R |         |         |         |                        |                        |             |           |               |           |             |                  |          | TRIG_IN[45]              |
| P12.4 | PWM0_M_10              |                 | TC0_H_8_TR      |         |         |         |                        |                        |             |           | SG_AMPL[4](1) |           |             |                  |          | TRIG_IN[46]              |
| P12.5 |                        | PWM0_M_10_<br>N | TC0_H_29_T<br>R |         |         |         |                        |                        |             |           | SG_TONE[4](1) |           |             |                  |          | TRIG_IN[47]              |
| P12.6 | PWM0_M_11              |                 | TC0_H_30_T      |         |         |         |                        |                        |             |           |               |           |             |                  |          |                          |
| P12.7 |                        | PWM0_M_11_      | TC0_H_31_T      |         |         |         |                        |                        |             |           |               |           |             |                  |          |                          |
| P13.0 | PWM0_32                | PWM0_34_N       | TC0_33_TR       |         |         |         |                        |                        |             |           |               |           | ETH_MDC     |                  |          |                          |
| P13.1 | PWM0_33                | PWM0_32_N       | TC0_34_TR       |         |         |         |                        |                        |             |           |               |           | ETH_MDIO    |                  |          |                          |
| P13.2 |                        |                 |                 |         |         |         |                        |                        |             |           |               |           | ETH_TXD_0   |                  |          |                          |
| P13.3 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[3] | TTL_DSP0<br>CONTROL[3] |             |           |               |           | ETH_TXD_1   |                  |          |                          |
| P13.4 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[4] | TTL_DSP0<br>CONTROL[4] |             |           |               |           | ETH_TX_CLK  |                  |          |                          |
| P13.5 |                        |                 |                 |         |         |         | CONTROL                | CONTROL                |             |           |               |           | ETH_REF_CLK |                  |          |                          |
| P13.6 |                        |                 |                 |         |         |         |                        |                        |             |           |               |           | ETH_TXD_2   |                  |          |                          |
| P13.7 |                        |                 |                 |         |         |         |                        |                        |             |           |               |           | ETH_TXD_3   |                  |          |                          |
| P14.0 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[5] | TTL_DSP0<br>CONTROL[5] |             |           |               |           | ETH_TX_CTL  |                  |          |                          |
| P14.1 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[6] | TTL_DSP0<br>CONTROL[6] |             |           |               |           | ETH_TX_ER   |                  |          |                          |
| P14.2 |                        |                 |                 |         |         |         | CONTROLLO              | CONTROLLO              |             |           |               |           | ETH_RX_CLK  |                  |          |                          |
| P14.3 |                        |                 |                 |         |         |         |                        |                        |             |           |               |           | ETH_RXD_0   |                  |          |                          |
| P14.4 |                        |                 |                 |         |         |         |                        |                        |             |           |               |           | ETH_RXD_1   |                  |          |                          |
| P14.5 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[7] | TTL_DSP0<br>CONTROL[7] |             |           |               |           | ETH_RXD_2   |                  |          |                          |
| P14.6 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[8] | TTL_DSP0<br>CONTROL[8] | TRIG_IN[18] |           |               |           | ETH_RXD_3   |                  |          |                          |
| P14.7 |                        |                 |                 |         |         |         | TTL_DSP1<br>CONTROL[9] | TTL_DSP0<br>CONTROL[9] | TRIG_IN[19] |           |               |           | ETH_RX_CTL  |                  |          |                          |
| P15.2 | PWM0_34                | PWM0_33_N       | TC0_32_TR       |         |         |         | TTL DSP1 -             | TTL DSP0 -             |             |           | EXT_CLK       |           |             | SCB1_CLK(1)      | SCB1_RX  | SCB1_SDA <sup>[39]</sup> |
| P15.3 | PWM0_H_9               | PWM0_H_11_      | TC0_H_10_T      |         |         |         | CONTROL[11]            | CONTROL[11]            |             | TTL_CAP0_ |               |           |             | SCB1_MOSI(1      | SCB1_TX  | SCB1_SCL <sup>[39]</sup> |
| P15.4 | PWM0_H_10              | N               | R               |         |         |         |                        |                        |             | DATA[26]  | EXT_CLK       | TTL_CAP0  |             | )<br>SCB1_MISO(1 | SCB1_RTS | CAL_SUP_NZ               |
|       |                        |                 | R               |         |         |         |                        |                        |             |           | _             | _DATA[25] |             | ) = - (          |          |                          |

- Notes

  35. High-Speed I/O matrix connection (HCON) reference as per Table 10-1.

  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.

  37. Refer to Table 13-2 for more information on pin multiplexer abbreviations used.

  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".

  39. See Table 26-10 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

  40. This clock is used as a feedback clock in SPI mode.

  41. This clock must not be selected when using feedback clock in SPI mode.



|       |                        |                 |            |                    |                    |                    |                         | Active Map | pping                  |                       |            |                       |                        |              |          |                          |
|-------|------------------------|-----------------|------------|--------------------|--------------------|--------------------|-------------------------|------------|------------------------|-----------------------|------------|-----------------------|------------------------|--------------|----------|--------------------------|
| Name  | HCon#8 <sup>[35]</sup> | HCon#9          | HCon#10    | HCon#11            | HCon#16            | HCon#17            | HCon#18                 | HCon#19    | HCon#20                | HCon#21               | HCon#22    | HCon#23               | HCon#24                | HCon#25      | HCon#26  | HCon#27                  |
|       | ACT#0 <sup>[36]</sup>  | ACT#1           | ACT#2      | ACT#3              | ACT#4              | ACT#5              | ACT#6                   | ACT#7      | ACT#8                  | ACT#9                 | ACT#10     | ACT#11                | ACT#12                 | ACT#13       | ACT#14   | ACT#15                   |
| P15.5 | PWM0_H_11              | PWM0_H_10_<br>N | TC0_H_9_TR | TRACE<br>CLOCK(0)  |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[24] |            |                       | PWM_LINE1_P[0](3)      | SCB1_SEL0(1) | SCB1_CTS |                          |
| P15.6 | PWM0_20                | PWM0_31_N       | TC0_30_TR  |                    | TDM_TX_MCK[0](1)   | TDM_RX_MCK[0](2)   | TDM_RX_MCK<br>[1](2)    |            |                        |                       | SG_MCK[0]  | TTL_CAP0<br>_CLK      | PWM_LINE1_N[0](3)      | SCB1_SEL1(1) |          | TRIG_IN[22]              |
| P15.7 | PWM0_21                | PWM0_20_N       | TC0_31_TR  | TRACE<br>DATA_0(0) | TDM_TX_SCK[0](1)   | TDM_RX_SCK[0](2)   | TDM_RX_SCK<br>[1](2)    |            | TTL_DSP1<br>DATA_A0[0] | TTL_CAP0_<br>DATA[0]  | SG_MCK[1]  | TTL_CAP0<br>_DATA[23] | PWM_LINE2_P[0](3)      |              |          | TRIG_IN[23]              |
| P16.0 | PWM0_22                | PWM0_21_N       | TC0_20_TR  | TRACE<br>DATA_1(0) | TDM_TX_FSYNC[0](1) | TDM_RX_FSYNC[0](2) | TDM_RX-<br>_FSYNC[1](2) |            | TTL_DSP1<br>DATA_A1[0] | TTL_CAP0_<br>DATA[22] | SG_MCK[2]  | TTL_CAP0<br>_DATA[1]  | PWM_LINE2_N[0](3)      |              |          | TRIG_IN[24]              |
| P16.1 | PWM0_23                | PWM0_22_N       | TC0_21_TR  | TRACE<br>DATA_2(0) | TDM_TX_SD[0](1)    | TDM_RX_SD[0](2)    | TDM_RX_SD[1](2)         |            |                        | TTL_CAP0_<br>DATA[2]  | SG_MCK[3]  | TTL_CAP0<br>_DATA[21] | PWM_LINE1_P[1](3)      |              |          | TRIG_IN[25]              |
| P16.2 | PWM0_24                | PWM0_23_N       | TC0_22_TR  | TRACE<br>DATA_3(0) | TDM_TX_MCK[1](1)   | TDM_RX_MCK[0](3)   | TDM_RX_MCK<br>[1](3)    |            |                        | TTL_CAP0_<br>DATA[20] | SG_MCK[4]  | TTL_CAP0<br>_DATA[3]  | PWM_LINE1_N[1](3)      |              |          | TRIG_IN[26]              |
| P16.3 | PWM0_25                | PWM0_24_N       | TC0_23_TR  | TRACE<br>DATA_4(0) | TDM_TX_SCK[1](1)   | TDM_RX_SCK[0](3)   | TDM_RX_SCK<br>[1](3)    |            |                        | TTL_CAP0_<br>DATA[4]  | PWM_MCK[0] | TTL_CAP0<br>_DATA[19] |                        |              |          | TRIG_IN[27]              |
| P16.4 | PWM0_26                | PWM0_25_N       | TC0_24_TR  | TRACE<br>DATA_5(0) | TDM_TX_FSYNC[1](1) | TDM_RX_FSYNC[0](3) | TDM_RX-<br>_FSYNC[1](3) |            |                        | TTL_CAP0_<br>DATA[18] | PWM_MCK[1] | TTL_CAP0<br>_DATA[5]  |                        |              |          |                          |
| P16.5 | PWM0_27                | PWM0_26_N       | TC0_25_TR  | TRACE<br>DATA_6(0) | TDM_TX_SD[1](1)    | TDM_RX_SD[0](3)    | TDM_RX_SD[1](3)         |            |                        | TTL_CAP0_<br>DATA[6]  |            | TTL_CAP0<br>_DATA[17] | PWM_LINE2_P[1](3)      | SCB1_SEL1(0) |          |                          |
| P16.6 | PWM0_28                | PWM0_27_N       | TC0_26_TR  | TRACE<br>DATA_7(0) |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[16] |            | TTL_CAP0<br>_DATA[7]  | PWM_LINE2_N[1](3)      | SCB1_SEL0(0) | SCB1_CTS |                          |
| P16.7 | PWM0_29                | PWM0_28_N       | TC0_27_TR  |                    |                    |                    |                         |            | TTL_DSP1<br>DATA_A0[0] | TTL_CAP0_<br>DATA[8]  |            | TTL_CAP0<br>_DATA[15] |                        | SCB1_CLK(0)  | SCB1_RX  | TRIG_DBG[0]              |
| P17.0 | PWM0_30                | PWM0_29_N       | TC0_28_TR  |                    |                    |                    |                         |            | TTL_DSP1<br>DATA_A1[0] | TTL_CAP0_<br>DATA[14] |            | TTL_CAP0<br>DATA[9]   |                        | SCB1_MOSI(0  | SCB1_TX  | TRIG_DBG[1]              |
| P18.0 | PWM0_32                | PWM0_31_N       | TC0_30_TR  | TRACE<br>CLOCK(1)  |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[10] |            |                       | TTL_DSP1<br>DATA A0[1] | SCB3_CLK     | SCB3_RX  | SCB3_SDA <sup>[39]</sup> |
| P18.1 | PWM0_33                | PWM0_32_N       | TC0_31_TR  | TRACE<br>DATA 0(1) |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[12] |            | TTL_CAP0              | TTL_DSP1<br>DATA_A1[1] | SCB3_MOSI    | SCB3_TX  | SCB3_SCL <sup>[39]</sup> |
| P18.2 | PWM0_34                | PWM0_33_N       | TC0_32_TR  | TRACE<br>DATA 1(1) |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[12] |            | TTL_CAP0              | TTL_DSP1<br>DATA A0[2] | SCB3_MISO    | SCB3_RTS |                          |
| P18.3 | PWM0_35                | PWM0_34_N       | TC0_33_TR  | TRACE<br>DATA_2(1) |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[10] |            |                       | TTL_DSP1<br>DATA_A1[2] | SCB3_SEL0    | SCB3_CTS |                          |
| P18.4 | PWM0_36                | PWM0_35_N       | TC0_34_TR  | TRACE<br>DATA_3(1) |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[14] |            |                       | TTL_DSP1<br>DATA_A0[3] | SCB4_CLK     | SCB4_RX  | SCB4_SDA <sup>[39]</sup> |
| P18.5 | PWM0_37                | PWM0_36_N       | TC0_35_TR  |                    |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[8]  |            | TTL_CAP0              | TTL_DSP1<br>DATA_A1[3] | SCB4_MOSI    | SCB4_TX  | SCB4_SCL <sup>[39]</sup> |
| P18.6 | PWM0_20                | PWM0_37_N       | TC0_36_TR  |                    |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[16] |            |                       | TTL_DSP1<br>DATA A0[4] | SCB4_MISO    | SCB4_RTS |                          |
| P18.7 | PWM0_21                | PWM0_20_N       | TC0_37_TR  |                    |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[6]  |            | TTL_CAP0              | TTL_DSP1<br>DATA_A1[4] | SCB4_SEL0    | SCB4_CTS |                          |
| P19.0 | PWM0_22                | PWM0_21_N       | TC0_20_TR  |                    |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[18] |            | _                     | TTL_DSP1<br>DATA_A0[5] | SCB3_SEL1    |          |                          |
| P19.1 | PWM0_23                | PWM0_22_N       | TC0_21_TR  |                    |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[4]  |            | TTL_CAP0              | TTL_DSP1<br>DATA_A1[5] | SCB4_SEL1    |          |                          |
| P19.2 | PWM0_24                | PWM0_23_N       | TC0_22_TR  |                    |                    |                    |                         |            |                        | TTL_CAP0_<br>DATA[20] |            |                       | TTL_DSP1<br>DATA A0[6] | SCB5_CLK     | SCB5_RX  | SCB5_SDA <sup>[39]</sup> |

- 35. High-Speed I/O matrix connection (HCON) reference as per **Table 10-1**.
  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.
  37. Refer to **Table 13-2** for more information on pin multiplexer abbreviations used.
  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".
  39. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.
  40. This clock is used as a feedback clock in SPI mode.

- 41. This clock must not be selected when using feedback clock in SPI mode.



Datasheet

|       |                        |           |           |         |                    |                    |                         | Active Map | ping    |                       |         |                       |                         |           |          |                                         |
|-------|------------------------|-----------|-----------|---------|--------------------|--------------------|-------------------------|------------|---------|-----------------------|---------|-----------------------|-------------------------|-----------|----------|-----------------------------------------|
| Name  | HCon#8 <sup>[35]</sup> | HCon#9    | HCon#10   | HCon#11 | HCon#16            | HCon#17            | HCon#18                 | HCon#19    | HCon#20 | HCon#21               | HCon#22 | HCon#23               | HCon#24                 | HCon#25   | HCon#26  | HCon#27                                 |
|       | ACT#0 <sup>[36]</sup>  | ACT#1     | ACT#2     | ACT#3   | ACT#4              | ACT#5              | ACT#6                   | ACT#7      | ACT#8   | ACT#9                 | ACT#10  | ACT#11                | ACT#12                  | ACT#13    | ACT#14   | ACT#15                                  |
| P19.3 | PWM0_25                | PWM0_24_N | TC0_23_TR |         |                    |                    |                         |            |         | TTL_CAP0_<br>DATA[2]  |         | TTL_CAP0<br>_DATA[21] | TTL_DSP1<br>DATA_A1[6]  | SCB5_MOSI | SCB5_TX  | SCB5_SCL <sup>[39]</sup>                |
| P19.4 | PWM0_26                | PWM0_25_N | TC0_24_TR |         |                    |                    |                         |            |         | TTL_CAP0_<br>DATA[22] |         | TTL_CAP0<br>_DATA[1]  | TTL_DSP1<br>DATA_A0[7]  | SCB5_MISO | SCB5_RTS |                                         |
| P19.5 | PWM0_27                | PWM0_26_N | TC0_25_TR |         |                    |                    |                         |            |         | TTL_CAP0_<br>DATA[0]  |         | TTL_CAP0<br>_DATA[23] | TTL_DSP1<br>DATA_A1[7]  | SCB5_SEL0 | SCB5_CTS |                                         |
| P19.6 | PWM0_28                | PWM0_27_N | TC0_26_TR |         |                    |                    |                         |            |         | TTL_CAP0_<br>DATA[24] |         |                       | TTL_DSP1<br>DATA_A0[8]  | SCB5_SEL1 |          |                                         |
| P19.7 | PWM0_29                | PWM0_28_N | TC0_27_TR |         |                    |                    |                         |            |         |                       |         | TTL_CAP0<br>_DATA[25] | TTL_DSP1<br>DATA_A1[8]  |           |          | TRIG_IN[1]                              |
| P20.0 | PWM0_30                | PWM0_29_N | TC0_28_TR |         |                    |                    |                         |            |         | TTL_CAP0_<br>DATA[26] |         |                       | TTL_DSP1<br>DATA_A0[9]  |           |          | TRIG_IN[2]                              |
| P20.1 | PWM0_31                | PWM0_30_N | TC0_29_TR |         |                    |                    |                         |            |         |                       |         | TTL_CAP0<br>_CLK      | TTL_DSP1<br>DATA_A1[9]  |           |          | TRIG_IN[3]                              |
| P20.2 | PWM0_32                | PWM0_31_N | TC0_30_TR |         | TDM_TX_MCK[0](0)   | TDM_RX_MCK[0](0)   | TDM_RX_MCK<br>[1](0)    |            |         |                       |         |                       | TTL_DSP1<br>DATA_A0[10] |           |          | TRIG_IN[4]                              |
| P20.3 | PWM0_33                | PWM0_32_N | TC0_31_TR |         | TDM_TX_SCK[0](0)   | TDM_RX_SCK[0](0)   | TDM_RX_SCK<br>[1](0)    |            |         |                       |         |                       | TTL_DSP1<br>DATA_A1[10] |           |          | TRIG_IN[5]                              |
| P20.4 | PWM0_34                | PWM0_33_N | TC0_32_TR |         | TDM_TX_FSYNC[0](0) | TDM_RX_FSYNC[0](0) | TDM_RX-<br>_FSYNC[1](0) |            |         |                       |         |                       | TTL_DSP1<br>DATA_A0[11] |           |          | TRIG_IN[6]                              |
| P20.5 | PWM0_35                | PWM0_34_N | TC0_33_TR |         | TDM_TX_SD[0](0)    | TDM_RX_SD[0](0)    | TDM_RX_SD[1](0)         |            |         |                       |         |                       | TTL_DSP1<br>DATA_A1[11] | SCB2_SEL1 |          | TRIG_IN[7]                              |
| P20.6 | PWM0_36                | PWM0_35_N | TC0_34_TR |         | TDM_TX_MCK[1](0)   | TDM_RX_MCK[0](1)   | TDM_RX_MCK<br>[1](1)    |            |         |                       |         |                       | TTL_DSP1<br>CONTROL[0]  | SCB2_SEL0 | SCB2_CTS | TRIG_IN[8]                              |
| P20.7 | PWM0_37                | PWM0_36_N | TC0_35_TR |         | TDM_TX_SCK[1](0)   | TDM_RX_SCK[0](1)   | TDM_RX_SCK<br>[1](1)    |            |         |                       |         |                       | TTL_DSP1<br>CONTROL[1]  | SCB2_MISO | SCB2_RTS | TRIG_IN[9]                              |
| P21.0 | PWM0_20                | PWM0_37_N | TC0_36_TR |         | TDM_TX_FSYNC[1](0) | TDM_RX_FSYNC[0](1) | TDM_RX-<br>_FSYNC[1](1) |            |         |                       |         |                       | TTL_DSP1<br>CONTROL[2]  | SCB2_CLK  | SCB2_RX  | SCB2_SDA <sup>[39]</sup>                |
| P21.1 | PWM0_21                | PWM0_20_N | TC0_37_TR |         | TDM_TX_SD[1](0)    | TDM_RX_SD[0](1)    | TDM_RX_SD[1](1)         |            |         |                       |         |                       | TTL_DSP1_CLOCK          | SCB2_MOSI | SCB2_TX  | SCB2_SCL <sup>[39]</sup>                |
| P21.2 | PWM0_22                | PWM0_21_N | TC0_20_TR |         |                    |                    |                         |            |         |                       |         |                       | PWM_LINE1_P[0](2)       | CAN1_0_TX |          |                                         |
| P21.3 | PWM0_23                | PWM0_22_N | TC0_21_TR |         |                    |                    |                         |            |         |                       |         |                       | PWM_LINE1_N[0](2)       | CAN1_0_RX |          |                                         |
| P23.0 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_DAT<br>A4[0]                   |
| P23.1 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_DAT<br>A2[0]                   |
| P23.2 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_DAT<br>A3[0]                   |
| P23.3 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_DAT<br>A5[0]                   |
| P23.4 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_RWD<br>S[0]                    |
| P24.0 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_CLK<br>_INV[0] <sup>[41]</sup> |
| P24.1 |                        |           |           |         |                    |                    |                         |            |         |                       |         |                       |                         |           |          | SPIHB[0]_CLK[<br>0] <sup>[40]</sup>     |

- 35. High-Speed I/O matrix connection (HCON) reference as per **Table 10-1**.
  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.
  37. Refer to **Table 13-2** for more information on pin multiplexer abbreviations used.
  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".
  39. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.

- 40. This clock is used as a feedback clock in SPI mode.
- 41. This clock must not be selected when using feedback clock in SPI mode.



Based on Arm® Cortex®-M7 dual

TRAVEO™ T2G 32-bit Automotive MCU

|       |                        | Active Mapping |           |         |               |         |                         |                         |             |         |              |         |                            |           |         |                                         |
|-------|------------------------|----------------|-----------|---------|---------------|---------|-------------------------|-------------------------|-------------|---------|--------------|---------|----------------------------|-----------|---------|-----------------------------------------|
| Name  | HCon#8 <sup>[35]</sup> | HCon#9         | HCon#10   | HCon#11 | HCon#16       | HCon#17 | HCon#18                 | HCon#19                 | HCon#20     | HCon#21 | HCon#22      | HCon#23 | HCon#24                    | HCon#25   | HCon#26 | HCon#27                                 |
|       | ACT#0 <sup>[36]</sup>  | ACT#1          | ACT#2     | ACT#3   | ACT#4         | ACT#5   | ACT#6                   | ACT#7                   | ACT#8       | ACT#9   | ACT#10       | ACT#11  | ACT#12                     | ACT#13    | ACT#14  | ACT#15                                  |
| P25.0 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A0[0]                   |
| P25.1 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A6[0]                   |
| P25.2 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_SELE<br>CT0[0]                 |
| P25.3 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A1[0]                   |
| P25.4 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A7[0]                   |
| P25.5 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_SELE<br>CT1[0]                 |
| P26.0 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A4[1]                   |
| P26.1 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A2[1]                   |
| P26.2 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A3[1]                   |
| P26.3 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A5[1]                   |
| P26.4 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_RWD<br>S[1]                    |
| P27.0 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_CLK<br>_INV[1] <sup>[41]</sup> |
| P27.1 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_CLK[<br>1] <sup>[40]</sup>     |
| P28.0 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A0[1]                   |
| P28.1 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A6[1]                   |
| P28.2 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_SELE<br>CT0[1]                 |
| P28.3 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A1[1]                   |
| P28.4 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_DAT<br>A7[1]                   |
| P28.5 |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         | SPIHB[0]_SELE<br>CT1[1]                 |
| P29.0 | PWM0_28                | PWM0_27_N      | TC0_26_TR |         | EXT_MUX[0]_2  |         |                         |                         |             |         | CLK_FM_PUMP  |         | PWM_LINE2_N[1](1)          | SCB9_CLK  | SCB9_RX | SCB9_SDA                                |
| P29.1 | PWM0_29                | PWM0_28_N      | TC0_27_TR |         | EXT_MUX[0]_EN |         |                         |                         |             |         |              |         |                            | SCB9_MOSI | SCB9_TX | SCB9_SCL                                |
| P30.0 |                        |                |           |         |               |         |                         |                         | TRIG_IN[20] |         |              |         | ETH_RX_ER                  |           |         |                                         |
| P30.1 |                        |                |           |         |               |         | TTL_DSP1<br>CONTROL[10] | TTL_DSP0<br>CONTROL[10] | TRIG_IN[21] |         | IO_CLK_HF[5] |         | ETH_TSU_TIMER_C-<br>MP_VAL |           |         |                                         |
| Notes |                        |                |           |         |               |         |                         |                         |             |         |              |         |                            |           |         |                                         |

#### Notes

- 35. High-Speed I/O matrix connection (HCON) reference as per **Table 10-1**.
  36. Active Mode ordering (ACT#0, ACT#1, and so on) does not have any impact on configuring alternate functions; the HSIOM module handles the alternate function assignments.
  37. Refer to **Table 13-2** for more information on pin multiplexer abbreviations used.
  38. For any function marked with an identifier (n), the AC timing is only guaranteed within the respective group "n".
  39. See **Table 26-10** 'Serial Communication Block (SCB) specifications' for supported IO-cells and I<sup>2</sup>C modes.
  40. This clock is used as a feedback clock in SPI mode.

- 41. This clock must not be selected when using feedback clock in SPI mode.



### Based on Arm® Cortex®-M7 dual

Alternate function pin assignments



### 13.1 Pin function description

### Table 13-2 Pin function description

| Sl. No. | Pin                             | Module   | Description                                                                                                        |
|---------|---------------------------------|----------|--------------------------------------------------------------------------------------------------------------------|
| 1       | PWMx_y                          | TCPWM    | TCPWM 16-bit PWM (no motor control), PWM_DT and PWM_PR line out, x-TCPWM block, y-counter number                   |
| 2       | PWMx_y_N                        | TCPWM    | TCPWM 16-bit PWM (no motor control), PWM_DT and PWM_PR complementary line out (N), x-TCPWM block, y-counter number |
| 3       | PWMx_M_y <sup>[42]</sup>        | TCPWM    | TCPWM 16-bit PWM with motor control line out, x-TCPWM block, y-counter number                                      |
| 4       | PWMx_M_y_N <sup>[42]</sup>      | TCPWM    | TCPWM 16-bit PWM with motor control complementary line out (N), x-TCPWM block, y-counter number                    |
| 5       | PWMx_H_y                        | TCPWM    | TCPWM 32-bit PWM, PWM_DT and PWM_PR line out, x-TCPWM block, y-counter number                                      |
| 6       | PWMx_H_y_N                      | TCPWM    | TCPWM 32-bit PWM, PWM_DT and PWM_PR complementary line out (N), x-TCPWM block, y-counter number                    |
| 7       | TCx_y_TRz                       | TCPWM    | TCPWM 16-bit dedicated counter input triggers, x-TCPWM block, y-counter number, z-trigge number                    |
| 8       | TCx_H_y_TRz                     | TCPWM    | TCPWM 32-bit dedicated counter input triggers, x-TCPWM block, y-counter number, z-trigge number                    |
| 9       | SCBx_RX                         | SCB      | UART Receive, x-SCB block                                                                                          |
| 10      | SCBx_TX                         | SCB      | UART Transmit, x-SCB block                                                                                         |
| 11      | SCBx_RTS                        | SCB      | UART Request to Send (Handshake), x-SCB block                                                                      |
| 12      | SCBx_CTS                        | SCB      | UART Clear to Send (Handshake), x-SCB block                                                                        |
| 13      | SCBx_SDA                        | SCB      | I <sup>2</sup> C Data line, x-SCB block                                                                            |
| 14      | SCBx_SCL                        | SCB      | I <sup>2</sup> C Clock line, x-SCB block                                                                           |
| 15      | SCBx_MISO                       | SCB      | SPI Master Input Slave Output, x-SCB block                                                                         |
| 16      | SCBx_MOSI                       | SCB      | SPI Master Output Slave Input, x-SCB block                                                                         |
| 17      | SCBx_CLK                        | SCB      | SPI Serial Clock, x-SCB block                                                                                      |
| 18      | SCBx_SELy                       | SCB      | SPI Slave Select, x-SCB block, y-select line                                                                       |
| 19      | LINx_RX                         | LIN      | LIN Receive line, x-LIN block                                                                                      |
| 20      | LINx_TX                         | LIN      | LIN Transmit line, x-LIN block                                                                                     |
| 21      | LINx_EN                         | LIN      | LIN Enable line, x-LIN block                                                                                       |
| 22      | CXPIx_RX                        | CXPI     | CXPI Receive line, x-CXPI block                                                                                    |
| 23      | CXPIx_TX                        | CXPI     | CXPI Transmit line, x-CXPI block                                                                                   |
| 24      | CXPIx_EN                        | CXPI     | CXPI Enable line, x-CXPI block                                                                                     |
| 25      | CANx_y_TX                       | CANFD    | CAN Transmit line, x-CAN block, y-channel number                                                                   |
| 26      | CANx_y_RX                       | CANFD    | CAN Receive line, x-CAN block, y-channel number                                                                    |
| 27      | SPIHB[x]_CLK[y]/CLK_INV[y]      | SMIF     | SMIF interface clock/inverted clock, x-SMIF block number, y-device number                                          |
| 28      | SPIHB[x]_RWDS[y]                | SMIF     | SMIF (SPI/xSPI) read-write-data-strobe line, x-SMIF block number, y-device number                                  |
| 29      | SPIHB[x]_SELECTy[z]             | SMIF     | SMIF (SPI/xSPI) memory select line, x-SMIF block number, y-select line number, z-device number                     |
| 30      | SPIHB[x]_DATAy[z]               | SMIF     | SMIF (SPI/xSPI) memory data read and write line, x-SMIF block number, y-0 to 7 data lines, z-device number         |
| 31      | ETHx_RX_ER                      | Ethernet | Ethernet receive error indication line, x-ETH module number                                                        |
| 32      | ETHx_ETH_TSU_TIMER_C-<br>MP_VAL | Ethernet | Ethernet time stamp unit timer compare indication line, x-ETH module number                                        |
| 33      | ETHx_MDIO                       | Ethernet | Ethernet management data input/output (MDIO) interface to PHY, x-ETH module number                                 |
| 34      | ETHx_MDC                        | Ethernet | Ethernet management data clock (MDC) line, x-ETH module number                                                     |
| 35      | ETHx_REF_CLK                    | Ethernet | Ethernet reference clock line, x-ETH module number                                                                 |
| 36      | ETHx_TX_CTL                     | Ethernet | Ethernet transmit control line, x-ETH module number                                                                |
| 37      | ETHx_TX_ER                      | Ethernet | Ethernet transmit error indication line, x-ETH module number                                                       |
| 38      | ETHx_TX_CLK                     | Ethernet | Ethernet transmit clock line, x-ETH module number                                                                  |

Note

42. This pin/line is intended for a direct connection to the coil of stepper motor for pointer instruments.

### Based on Arm® Cortex®-M7 dual

Alternate function pin assignments



### Table 13-2 Pin function description (continued)

| Sl. No. | Pin                 | Module    | Description                                                                                       |
|---------|---------------------|-----------|---------------------------------------------------------------------------------------------------|
| 39      | ETHx_TXD_y          | Ethernet  | Ethernet transmit data line, x-ETH module number, y-transmit channel number                       |
| 40      | ETHx_RXD_y          | Ethernet  | Ethernet receive data line, x-ETH module number, y-receive channel number                         |
| 41      | ETHx_RX_CTL         | Ethernet  | Ethernet receive control line, x-ETH module number                                                |
| 42      | ETHx_RX_CLK         | Ethernet  | Ethernet receive clock line, x-ETH module number                                                  |
| 43      | CAL_SUP_NZ          | System    | ETAS Calibration support line                                                                     |
| 44      | FAULT_OUT_x         | SRSS      | Fault output line x-0 to 3                                                                        |
| 45      | TRACE_DATA_x        | SRSS      | Trace data-out line x-0 to 3                                                                      |
| 46      | TRACE_CLOCK         | SRSS      | Trace clock line                                                                                  |
| 47      | RTC_CAL             | SRSS RTC  | RTC calibration clock input                                                                       |
| 48      | SWJ_TRSTN           | SRSS      | JTAG Test reset line (Active low)                                                                 |
| 49      | SWJ_SWO_TDO         | SRSS      | JTAG Test data output/SWO (Serial Wire Output)                                                    |
| 50      | SWJ_SWCLK_TCLK      | SRSS      | JTAG Test clock/SWD clock (Serial Wire Clock)                                                     |
| 51      | SWJ_SWDIO_TMS       | SRSS      | JTAG Test mode select/SWD data (Serial Wire Data Input/Output)                                    |
| 52      | SWJ_SWDOE_TDI       | SRSS      | JTAG Test data input                                                                              |
| 53      | HIBERNATE_WAKEUP[x] | SRSS      | Hibernate wakeup line x-0 to N (Check <b>Table 11-1</b> )                                         |
| 54      | EXT_CLK             | SRSS      | External clock input                                                                              |
| 55      | IO_CLK_HF[5]        | SRSS      | CLK_HF5 clock output                                                                              |
| 56      | PMIC_EN             | SRSS PMIC | PMIC control line, Enable output for PMIC                                                         |
| 57      | PMIC_STATUS         | SRSS PMIC | PMIC status line, Power good input from PMIC                                                      |
| 58      | ADC[x]_y            | PASS SAR  | SAR, channel, x-SAR number, y-channel number                                                      |
| 59      | ADC[x]_M            | PASS SAR  | SAR motor control input, x-SAR number                                                             |
| 60      | EXT_MUX[x]_y        | PASS SAR  | External SAR MUX inputs, x-MUX number, y-MUX input 0 to 2                                         |
| 61      | EXT_MUX[x]_EN       | PASS SAR  | External SAR MUX enable line                                                                      |
| 62      | PWM_LINEx_N[y]      | PCMPWM    | Audio PWM complementary output line, x-PWM module instance                                        |
| 63      | PWM_LINEx_P[y]      | PCMPWM    | Audio PWM output line, x-PWM module instance                                                      |
| 64      | PWM_MCK[x]          | PCMPWM    | Audio PWM master clock input, x-PWM module instance                                               |
| 65      | SG_AMPL[x]          | SG        | Sound generator (SG) amplitude output, x-SG module number                                         |
| 66      | SG_MCK[x]           | SG        | Sound generator (SG) master clock input, x-SG module number                                       |
| 67      | SG_TONE[x]          | SG        | Sound generator (SG) tone output, x-SG module number                                              |
| 68      | TDM_RX_FSYNC[x]     | TDM       | TDM receive frame sync, x-TDM module number                                                       |
| 69      | TDM_RX_MCK[x]       | TDM       | TDM receive master clock input, x-TDM module number                                               |
| 70      | TDM_RX_SCK[x]       | TDM       | TDM receive bit clock, x-TDM module number                                                        |
| 71      | TDM_RX_SD[x]        | TDM       | TDM receive serial data, x-TDM module number                                                      |
| 72      | TDM_TX_FSYNC[x]     | TDM       | TDM transmit frame sync, x-TDM module number                                                      |
| 73      | TDM_TX_MCK[x]       | TDM       | TDM transmit master clock input, x-TDM module number                                              |
| 74      | TDM_TX_SCK[x]       | TDM       | TDM transmit bit clock, x-TDM module number                                                       |
| 75      | TDM_TX_SD[x]        | TDM       | TDM transmit serial data, x-TDM module number                                                     |
| 76      | TTL_CAPx_CLK        | VIDEOSS   | Capture clock, x-capture module number                                                            |
| 77      | TTL_CAPx_DATA[y]    | VIDEOSS   | Capture data lines, x-capture module number, y- (0-26) data line                                  |
| 78      | TTL_DSPx_CONTROL[y] | VIDEOSS   | Display control line, x-display number, y-0/lvalid, 1/vertical sync signal, 2/display enable (DE) |
| 79      | TTL_DSPx_CLOCK      | VIDEOSS   | Display clock line (PCLK), x-display number                                                       |
| 80      | TTL_DSPx_DATA_A0[y] | VIDEOSS   | Display data (A0/1 used in pairs), x-display number, y- (0-11) color data                         |
| 81      | TTL_DSPx_DATA_A1[y] | VIDEOSS   | Display data (A0/1 used in pairs), x-display number, y- (0-11) color data                         |
| 82      | DAC_MCK             | AUDIODAC  | DAC external master clock input                                                                   |

Note

42. This pin/line is intended for a direct connection to the coil of stepper motor for pointer instruments.

### Based on Arm® Cortex®-M7 dual



Alternate function pin assignments

Pin function description (continued) **Table 13-2** 

| Sl. No. | Pin         | Module   | Description                                                                  |
|---------|-------------|----------|------------------------------------------------------------------------------|
| 83      | DAC_AOUTS_x | AUDIODAC | DAC output signal, x-left (L) or right (R) signal                            |
| 84      | DAC_COM_x   | AUDIODAC | DAC common signal, x-left (L) or right (R) signal                            |
| 85      | MIPI_DPx    | VIDEOSS  | MIPI CSI-2 positive Data-Y input signal                                      |
| 86      | MIPI_DNx    | VIDEOSS  | MIPI CSI-2 negative Data-Y input signal                                      |
| 87      | MIPI_CKP    | VIDEOSS  | MIPI CSI-2 positive clock input signal                                       |
| 88      | MIPI_CKN    | VIDEOSS  | MIPI CSI-2 negative clock input signal                                       |
| 89      | MIPI_REXT   | VIDEOSS  | MIPI CSI-2 external reference resistor pin for auto-calibration              |
| 90      | FPDx_TyP    | VIDEOSS  | FPD-link positive transmit signal, x-FPD instance, y-(0-3/A-C) output signal |
| 91      | FPDx_TyN    | VIDEOSS  | FPD-link negative transmit signal, x-FPD instance, y-(0-3/A-C) output signal |
| 92      | FPDx_TCLKP  | VIDEOSS  | FPD-link positive clock signal, x-FPD instance                               |
| 93      | FPDx_TCLKN  | VIDEOSS  | FPD-link negative clock signal, x-FPD instance                               |

42. This pin/line is intended for a direct connection to the coil of stepper motor for pointer instruments.

Based on Arm® Cortex®-M7 dual

Interrupts and wake-up assignments



Peripheral interrupt assignments and wake-up sources **Table 14-1** 

| Interrupt | Source                             | Power<br>mode | Description                                               |
|-----------|------------------------------------|---------------|-----------------------------------------------------------|
| 0         | cpuss_interrupts_ipc_0_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #0            |
| 1         | cpuss_interrupts_ipc_1_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #1            |
| 2         | cpuss_interrupts_ipc_2_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #2            |
| 3         | cpuss_interrupts_ipc_3_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #3            |
| 4         | cpuss_interrupts_ipc_4_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #4            |
| 5         | cpuss_interrupts_ipc_5_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #5            |
| 6         | cpuss_interrupts_ipc_6_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #6            |
| 7         | cpuss_interrupts_ipc_7_IRQn        | Deep Sleep    | CPUSS Inter Process Communication Interrupt #7            |
| 8         | cpuss_interrupts_fault_0_IRQn      | Deep Sleep    | CPUSS Fault Structure #0 Interrupt                        |
| 9         | cpuss_interrupts_fault_1_IRQn      | Deep Sleep    | CPUSS Fault Structure #1 Interrupt                        |
| 10        | cpuss_interrupts_fault_2_IRQn      | Deep Sleep    | CPUSS Fault Structure #2 Interrupt                        |
| 11        | cpuss_interrupts_fault_3_IRQn      | Deep Sleep    | CPUSS Fault Structure #3 Interrupt                        |
| 12        | srss_interrupt_backup_IRQn         | Deep Sleep    | BACKUP domain Interrupt                                   |
| 13        | srss_interrupt_mcwdt_0_IRQn        | Deep Sleep    | Multi Counter Watchdog Timer#0 interrupt                  |
| 14        | srss_interrupt_mcwdt_1_IRQn        | Deep Sleep    | Multi Counter Watchdog Timer#1 interrupt                  |
| 15        | srss_interrupt_mcwdt_2_IRQn        | Deep Sleep    | Multi Counter Watchdog Timer#2 interrupt                  |
| 17        | srss_interrupt_wdt_IRQn            | Deep Sleep    | Hardware Watchdog Timer interrupt                         |
| 18        | srss_interrupt_IRQn                | Deep Sleep    | Other combined Interrupts for SRSS (LVD, CLKCAL)          |
| 19        | evtgen_0_interrupt_dpslp_IRQn      | Deep Sleep    | Event gen Deep Sleep domain interrupt                     |
| 20        | scb_0_interrupt_IRQn               | Deep Sleep    | SCB0 interrupt (Deep Sleep capable)                       |
| 22        | ioss_interrupt_vdd_IRQn            | Deep Sleep    | I/O Supply (VDDIO, VDDA_ADC, VDDD) state change Interrupt |
| 23        | ioss_interrupt_gpio_dpslp_IRQn     | Deep Sleep    | Consolidated Interrupt for GPIO*, All Ports               |
| 24        | ioss_interrupts_gpio_dpslp_0_IRQn  | Deep Sleep    | GPIO_ENH Port #0 Interrupt                                |
| 25        | ioss_interrupts_gpio_dpslp_1_IRQn  | Deep Sleep    | GPIO_STD Port #1 Interrupt                                |
| 26        | ioss_interrupts_gpio_dpslp_2_IRQn  | Deep Sleep    | GPIO_STD Port #2 Interrupt                                |
| 27        | ioss_interrupts_gpio_dpslp_3_IRQn  | Deep Sleep    | GPIO_STD Port #3 Interrupt                                |
| 28        | ioss_interrupts_gpio_dpslp_4_IRQn  | Deep Sleep    | GPIO_STD Port #4 Interrupt                                |
| 29        | ioss_interrupts_gpio_dpslp_5_IRQn  | Deep Sleep    | GPIO_STD Port #5 Interrupt                                |
| 30        | ioss_interrupts_gpio_dpslp_6_IRQn  | Deep Sleep    | GPIO_STD Port #6 Interrupt                                |
| 31        | ioss_interrupts_gpio_dpslp_7_IRQn  | Deep Sleep    | GPIO_STD Port #7 Interrupt                                |
| 32        | ioss_interrupts_gpio_dpslp_8_IRQn  | Deep Sleep    | GPIO_STD Port #8 Interrupt                                |
| 33        | ioss_interrupts_gpio_dpslp_9_IRQn  | Deep Sleep    | GPIO_SMC Port #9 Interrupt                                |
| 35        | ioss_interrupts_gpio_dpslp_11_IRQn | Deep Sleep    | GPIO_SMC Port #11 Interrupt                               |
| 36        | ioss_interrupts_gpio_dpslp_12_IRQn | Deep Sleep    | GPIO_SMC Port #12 Interrupt                               |
| 37        | ioss_interrupts_gpio_dpslp_29_IRQn | Deep Sleep    | GPIO_ENH Port #29 Interrupt                               |
| 50        | ioss_interrupt_gpio_act_IRQn       | Active        | Consolidated Interrupt for HSIO*, All Ports               |
| 53        | ioss_interrupts_gpio_act_13_IRQn   | Active        | HSIO_STD Port Interrupt #13 Interrupt                     |
| 54        | ioss_interrupts_gpio_act_14_IRQn   | Active        | HSIO_STD Port Interrupt #14 Interrupt                     |
| 55        | ioss_interrupts_gpio_act_15_IRQn   | Active        | HSIO_STD_LN Port Interrupt #15 Interrupt                  |
| 56        | ioss_interrupts_gpio_act_16_IRQn   | Active        | HSIO_STD_LN Port Interrupt #16 Interrupt                  |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                            | Power<br>mode | Description                                      |
|-----------|-----------------------------------|---------------|--------------------------------------------------|
| 57        | ioss_interrupts_gpio_act_17_IRQn  | Active        | HSIO_STD_LN Port Interrupt #17 Interrupt         |
| 58        | ioss_interrupts_gpio_act_18_IRQn  | Active        | HSIO_STD_LN Port Interrupt #18 Interrupt         |
| 59        | ioss_interrupts_gpio_act_19_IRQn  | Active        | HSIO_STD_LN Port Interrupt #19 Interrupt         |
| 60        | ioss_interrupts_gpio_act_20_IRQn  | Active        | HSIO_STD_LN Port Interrupt #20 Interrupt         |
| 61        | ioss_interrupts_gpio_act_21_IRQn  | Active        | HSIO_STD_LN Port Interrupt #21 Interrupt         |
| 63        | ioss_interrupts_gpio_act_23_IRQn  | Active        | HSIO_ENH Port Interrupt #23 Interrupt            |
| 64        | ioss_interrupts_gpio_act_24_IRQn  | Active        | HSIO_ENH_PDIFF Port Interrupt #24 Interrupt      |
| 65        | ioss_interrupts_gpio_act_25_IRQn  | Active        | HSIO_ENH Port Interrupt #25 Interrupt            |
| 66        | ioss_interrupts_gpio_act_26_IRQn  | Active        | HSIO_ENH Port Interrupt #26 Interrupt            |
| 67        | ioss_interrupts_gpio_act_27_IRQn  | Active        | HSIO_ENH_PDIFF Port Interrupt #27 Interrupt      |
| 68        | ioss_interrupts_gpio_act_28_IRQn  | Active        | HSIO_ENH Port Interrupt #28 Interrupt            |
| 69        | ioss_interrupts_gpio_act_30_IRQn  | Active        | HSIO_STD Port Interrupt #30 Interrupt            |
| 70        | cpuss_interrupt_crypto_IRQn       | Active        | Crypto Accelerator Interrupt                     |
| 71        | cpuss_interrupt_fm_IRQn           | Active        | FLASH Macro Interrupt                            |
| 72        | cpuss_interrupts_cm7_0_fp_IRQn    | Active        | CM7_0 Floating Point operation fault             |
| 73        | cpuss_interrupts_cm7_1_fp_IRQn    | Active        | CM7_1 Floating Point operation fault             |
| 74        | cpuss_interrupts_cm0_cti_0_IRQn   | Active        | CM0+ CTI (Cross Trigger Interface) #0            |
| 75        | cpuss_interrupts_cm0_cti_1_IRQn   | Active        | CM0+ CTI #1                                      |
| 76        | cpuss_interrupts_cm7_0_cti_0_IRQn | Active        | CM7_0 CTI #0                                     |
| 77        | cpuss_interrupts_cm7_0_cti_1_IRQn | Active        | CM7_0 CTI #1                                     |
| 78        | cpuss_interrupts_cm7_1_cti_0_IRQn | Active        | CM7_1 CTI #0                                     |
| 79        | cpuss_interrupts_cm7_1_cti_1_IRQn | Active        | CM7_1 CTI #1                                     |
| 80        | evtgen_0_interrupt_IRQn           | Active        | Event gen Active domain interrupt                |
| 81        | smif_0_interrupt_IRQn             | Active        | SMIF #0 (QSPI) interrupt                         |
| 82        | smif_1_interrupt_IRQn             | Active        | SMIF #1 (QSPI) interrupt                         |
| 83        | eth_0_interrupt_eth_0_IRQn        | Active        | Ethernet #0 priority queue[0]                    |
| 84        | eth_0_interrupt_eth_1_IRQn        | Active        | Ethernet #0 priority queue[1]                    |
| 85        | eth_0_interrupt_eth_2_IRQn        | Active        | Ethernet #0 priority queue[2]                    |
| 86        | canfd_0_interrupt0_IRQn           | Active        | CANO, Consolidated interrupt #0 for all channels |
| 87        | canfd_0_interrupt1_IRQn           | Active        | CANO, Consolidated interrupt #1 for all channels |
| 88        | canfd_1_interrupt0_IRQn           | Active        | CAN1, Consolidated interrupt #0 for all channels |
| 89        | canfd_1_interrupt1_IRQn           | Active        | CAN1, Consolidated interrupt #1 for all channels |
| 90        | canfd_0_interrupts0_0_IRQn        | Active        | CANO, Interrupt #0, Channel #0                   |
| 91        | canfd_0_interrupts0_1_IRQn        | Active        | CANO, Interrupt #0, Channel #1                   |
| 96        | canfd_0_interrupts1_0_IRQn        | Active        | CANO, Interrupt #1, Channel #0                   |
| 97        | canfd_0_interrupts1_1_IRQn        | Active        | CANO, Interrupt #1, Channel #1                   |
| 102       | canfd_1_interrupts0_0_IRQn        | Active        | CAN1, Interrupt #0, Channel #0                   |
| 103       | canfd_1_interrupts0_1_IRQn        | Active        | CAN1, Interrupt #0, Channel #1                   |
| 108       | canfd_1_interrupts1_0_IRQn        | Active        | CAN1, Interrupt #1, Channel #0                   |
| 109       | canfd_1_interrupts1_1_IRQn        | Active        | CAN1, Interrupt #1, Channel #1                   |
| 114       | lin_0_interrupts_0_IRQn           | Active        | LIN0 Channel #0 Interrupt                        |
| 115       | lin_0_interrupts_1_IRQn           | Active        | LIN0 Channel #1 Interrupt                        |
| 130       | cxpi_0_interrupts_0_IRQn          | Active        | CXPI0 Channel #0 Interrupt                       |

### Based on Arm® Cortex®-M7 dual



 Table 14-1
 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                                        | Power<br>mode | Description                         |
|-----------|-----------------------------------------------|---------------|-------------------------------------|
| 131       | cxpi_0_interrupts_1_IRQn                      | Active        | CXPI0 Channel #1 Interrupt          |
| 135       | scb_1_interrupt_IRQn                          | Active        | SCB1 Interrupt                      |
| 136       | scb_2_interrupt_IRQn                          | Active        | SCB2 Interrupt                      |
| 137       | scb_3_interrupt_IRQn                          | Active        | SCB3 Interrupt                      |
| 138       | scb_4_interrupt_IRQn                          | Active        | SCB4 Interrupt                      |
| 139       | scb_5_interrupt_IRQn                          | Active        | SCB5 Interrupt                      |
| 140       | scb_6_interrupt_IRQn                          | Active        | SCB6 Interrupt                      |
| 141       | scb_7_interrupt_IRQn                          | Active        | SCB7 Interrupt                      |
| 142       | scb_8_interrupt_IRQn                          | Active        | SCB8 Interrupt                      |
| 143       | scb_9_interrupt_IRQn                          | Active        | SCB9 Interrupt                      |
| 144       | scb_10_interrupt_IRQn                         | Active        | SCB10 Interrupt                     |
| 145       | scb_11_interrupt_IRQn                         | Active        | SCB11 Interrupt                     |
| 150       | videoss_0_interrupt_gfx2d_IRQn                | Active        | GFX2D Interrupt                     |
| 151       | videoss_0_interrupt_mipicsi_IRQn              | Active        | MIPICSI Interrupt                   |
| 152       | videoss_0_interrupt_videoio0_IRQn             | Active        | VIDEOSS I/O Interrupt #0            |
| 153       | videoss_0_interrupt_videoio1_IRQn             | Active        | VIDEOSS I/O Interrupt #1            |
| 154       | videoss_0_interrupt_videoio0_safe-<br>ty_IRQn | Active        | VIDEOSS I/O Safety Interrupt #0     |
| 155       | videoss_0_interrupt_videoio1_safe-<br>ty_IRQn | Active        | VIDEOSS I/O Safety Interrupt #1     |
| 156       | jpegdec.interrupt_jpeg                        | Active        | JPEG Decoder Interrupt              |
| 160       | pass_0_interrupts_sar_0_IRQn                  | Active        | SAR0, Logical Channel #0 Interrupt  |
| 161       | pass_0_interrupts_sar_1_IRQn                  | Active        | SAR0, Logical Channel #1 Interrupt  |
| 162       | pass_0_interrupts_sar_2_IRQn                  | Active        | SAR0, Logical Channel #2 Interrupt  |
| 163       | pass_0_interrupts_sar_3_IRQn                  | Active        | SAR0, Logical Channel #3 Interrupt  |
| 164       | pass_0_interrupts_sar_4_IRQn                  | Active        | SAR0, Logical Channel #4 Interrupt  |
| 165       | pass_0_interrupts_sar_5_IRQn                  | Active        | SAR0, Logical Channel #5 Interrupt  |
| 166       | pass_0_interrupts_sar_6_IRQn                  | Active        | SAR0, Logical Channel #6 Interrupt  |
| 167       | pass_0_interrupts_sar_7_IRQn                  | Active        | SAR0, Logical Channel #7 Interrupt  |
| 168       | pass_0_interrupts_sar_8_IRQn                  | Active        | SAR0, Logical Channel #8 Interrupt  |
| 169       | pass_0_interrupts_sar_9_IRQn                  | Active        | SAR0, Logical Channel #9 Interrupt  |
| 170       | pass_0_interrupts_sar_10_IRQn                 | Active        | SAR0, Logical Channel #10 Interrupt |
| 171       | pass_0_interrupts_sar_11_IRQn                 | Active        | SAR0, Logical Channel #11 Interrupt |
| 172       | pass_0_interrupts_sar_12_IRQn                 | Active        | SAR0, Logical Channel #12 Interrupt |
| 173       | pass_0_interrupts_sar_13_IRQn                 | Active        | SAR0, Logical Channel #13 Interrupt |
| 174       | pass_0_interrupts_sar_14_IRQn                 | Active        | SAR0, Logical Channel #14 Interrupt |
| 175       | pass_0_interrupts_sar_15_IRQn                 | Active        | SAR0, Logical Channel #15 Interrupt |
| 176       | pass_0_interrupts_sar_16_IRQn                 | Active        | SAR0, Logical Channel #16 Interrupt |
| 177       | pass_0_interrupts_sar_17_IRQn                 | Active        | SAR0, Logical Channel #17 Interrupt |
| 178       | pass_0_interrupts_sar_18_IRQn                 | Active        | SAR0, Logical Channel #18 Interrupt |
| 179       | pass_0_interrupts_sar_19_IRQn                 | Active        | SAR0, Logical Channel #19 Interrupt |
| 180       | pass_0_interrupts_sar_20_IRQn                 | Active        | SAR0, Logical Channel #20 Interrupt |
| 181       | pass_0_interrupts_sar_21_IRQn                 | Active        | SAR0, Logical Channel #21 Interrupt |
| 182       | pass_0_interrupts_sar_22_IRQn                 | Active        | SAR0, Logical Channel #22 Interrupt |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                        | Power<br>mode | Description                            |
|-----------|-------------------------------|---------------|----------------------------------------|
| 183       | pass_0_interrupts_sar_23_IRQn | Active        | SAR0, Logical Channel #23 Interrupt    |
| 184       | pass_0_interrupts_sar_24_IRQn | Active        | SAR0, Logical Channel #24 Interrupt    |
| 185       | pass_0_interrupts_sar_25_IRQn | Active        | SAR0, Logical Channel #25 Interrupt    |
| 186       | pass_0_interrupts_sar_26_IRQn | Active        | SAR0, Logical Channel #26 Interrupt    |
| 187       | pass_0_interrupts_sar_27_IRQn | Active        | SAR0, Logical Channel #27 Interrupt    |
| 188       | pass_0_interrupts_sar_28_IRQn | Active        | SAR0, Logical Channel #28 Interrupt    |
| 189       | pass_0_interrupts_sar_29_IRQn | Active        | SAR0, Logical Channel #29 Interrupt    |
| 190       | pass_0_interrupts_sar_30_IRQn | Active        | SAR0, Logical Channel #30 Interrupt    |
| 191       | pass_0_interrupts_sar_31_IRQn | Active        | SAR0, Logical Channel #31 Interrupt    |
| 280       | axi_dmac_0_interrupts_0_IRQn  | Active        | CPUSS AXI M-DMA1, Channel #0 Interrupt |
| 281       | axi_dmac_0_interrupts_1_IRQn  | Active        | CPUSS AXI M-DMA1, Channel #1 Interrupt |
| 282       | axi_dmac_0_interrupts_2_IRQn  | Active        | CPUSS AXI M-DMA1, Channel #2 Interrupt |
| 283       | axi_dmac_0_interrupts_3_IRQn  | Active        | CPUSS AXI M-DMA1, Channel #3 Interrupt |
| 288       | cpuss_interrupts_dmac_0_IRQn  | Active        | CPUSS M-DMA0, Channel #0 Interrupt     |
| 289       | cpuss_interrupts_dmac_1_IRQn  | Active        | CPUSS M-DMA0, Channel #1 Interrupt     |
| 290       | cpuss_interrupts_dmac_2_IRQn  | Active        | CPUSS M-DMA0, Channel #2 Interrupt     |
| 291       | cpuss_interrupts_dmac_3_IRQn  | Active        | CPUSS M-DMA0, Channel #3 Interrupt     |
| 292       | cpuss_interrupts_dmac_4_IRQn  | Active        | CPUSS M-DMA0, Channel #4 Interrupt     |
| 293       | cpuss_interrupts_dmac_5_IRQn  | Active        | CPUSS M-DMA0, Channel #5 Interrupt     |
| 294       | cpuss_interrupts_dmac_6_IRQn  | Active        | CPUSS M-DMA0, Channel #6 Interrupt     |
| 295       | cpuss_interrupts_dmac_7_IRQn  | Active        | CPUSS M-DMA0, Channel #7 Interrupt     |
| 296       | cpuss_interrupts_dw0_0_IRQn   | Active        | CPUSS P-DMA0, Channel #0 Interrupt     |
| 297       | cpuss_interrupts_dw0_1_IRQn   | Active        | CPUSS P-DMA0, Channel #1 Interrupt     |
| 298       | cpuss_interrupts_dw0_2_IRQn   | Active        | CPUSS P-DMA0, Channel #2 Interrupt     |
| 299       | cpuss_interrupts_dw0_3_IRQn   | Active        | CPUSS P-DMA0, Channel #3 Interrupt     |
| 300       | cpuss_interrupts_dw0_4_IRQn   | Active        | CPUSS P-DMA0, Channel #4 Interrupt     |
| 301       | cpuss_interrupts_dw0_5_IRQn   | Active        | CPUSS P-DMA0, Channel #5 Interrupt     |
| 302       | cpuss_interrupts_dw0_6_IRQn   | Active        | CPUSS P-DMA0, Channel #6 Interrupt     |
| 303       | cpuss_interrupts_dw0_7_IRQn   | Active        | CPUSS P-DMA0, Channel #7 Interrupt     |
| 304       | cpuss_interrupts_dw0_8_IRQn   | Active        | CPUSS P-DMA0, Channel #8 Interrupt     |
| 305       | cpuss_interrupts_dw0_9_IRQn   | Active        | CPUSS P-DMA0, Channel #9 Interrupt     |
| 306       | cpuss_interrupts_dw0_10_IRQn  | Active        | CPUSS P-DMA0, Channel #10 Interrupt    |
| 307       | cpuss_interrupts_dw0_11_IRQn  | Active        | CPUSS P-DMA0, Channel #11 Interrupt    |
| 308       | cpuss_interrupts_dw0_12_IRQn  | Active        | CPUSS P-DMA0, Channel #12 Interrupt    |
| 309       | cpuss_interrupts_dw0_13_IRQn  | Active        | CPUSS P-DMA0, Channel #13 Interrupt    |
| 310       | cpuss_interrupts_dw0_14_IRQn  | Active        | CPUSS P-DMA0, Channel #14 Interrupt    |
| 311       | cpuss_interrupts_dw0_15_IRQn  | Active        | CPUSS P-DMA0, Channel #15 Interrupt    |
| 312       | cpuss_interrupts_dw0_16_IRQn  | Active        | CPUSS P-DMA0, Channel #16 Interrupt    |
| 313       | cpuss_interrupts_dw0_17_IRQn  | Active        | CPUSS P-DMA0, Channel #17 Interrupt    |
| 314       | cpuss_interrupts_dw0_18_IRQn  | Active        | CPUSS P-DMA0, Channel #18 Interrupt    |
| 315       | cpuss_interrupts_dw0_19_IRQn  | Active        | CPUSS P-DMA0, Channel #19 Interrupt    |
| 316       | cpuss_interrupts_dw0_20_IRQn  | Active        | CPUSS P-DMA0, Channel #20 Interrupt    |
| 317       | cpuss_interrupts_dw0_21_IRQn  | Active        | CPUSS P-DMA0, Channel #21 Interrupt    |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                         |
|-----------|------------------------------|---------------|-------------------------------------|
| 318       | cpuss_interrupts_dw0_22_IRQn | Active        | CPUSS P-DMA0, Channel #22 Interrupt |
| 319       | cpuss_interrupts_dw0_23_IRQn | Active        | CPUSS P-DMA0, Channel #23 Interrupt |
| 320       | cpuss_interrupts_dw0_24_IRQn | Active        | CPUSS P-DMA0, Channel #24 Interrupt |
| 321       | cpuss_interrupts_dw0_25_IRQn | Active        | CPUSS P-DMA0, Channel #25 Interrupt |
| 322       | cpuss_interrupts_dw0_26_IRQn | Active        | CPUSS P-DMA0, Channel #26 Interrupt |
| 323       | cpuss_interrupts_dw0_27_IRQn | Active        | CPUSS P-DMA0, Channel #27 Interrupt |
| 324       | cpuss_interrupts_dw0_28_IRQn | Active        | CPUSS P-DMA0, Channel #28 Interrupt |
| 325       | cpuss_interrupts_dw0_29_IRQn | Active        | CPUSS P-DMA0, Channel #29 Interrupt |
| 326       | cpuss_interrupts_dw0_30_IRQn | Active        | CPUSS P-DMA0, Channel #30 Interrupt |
| 327       | cpuss_interrupts_dw0_31_IRQn | Active        | CPUSS P-DMA0, Channel #31 Interrupt |
| 328       | cpuss_interrupts_dw0_32_IRQn | Active        | CPUSS P-DMA0, Channel #32 Interrupt |
| 329       | cpuss_interrupts_dw0_33_IRQn | Active        | CPUSS P-DMA0, Channel #33 Interrupt |
| 330       | cpuss_interrupts_dw0_34_IRQn | Active        | CPUSS P-DMA0, Channel #34 Interrupt |
| 331       | cpuss_interrupts_dw0_35_IRQn | Active        | CPUSS P-DMA0, Channel #35 Interrupt |
| 332       | cpuss_interrupts_dw0_36_IRQn | Active        | CPUSS P-DMA0, Channel #36 Interrupt |
| 333       | cpuss_interrupts_dw0_37_IRQn | Active        | CPUSS P-DMA0, Channel #37 Interrupt |
| 334       | cpuss_interrupts_dw0_38_IRQn | Active        | CPUSS P-DMA0, Channel #38 Interrupt |
| 335       | cpuss_interrupts_dw0_39_IRQn | Active        | CPUSS P-DMA0, Channel #39 Interrupt |
| 336       | cpuss_interrupts_dw0_40_IRQn | Active        | CPUSS P-DMA0, Channel #40 Interrupt |
| 337       | cpuss_interrupts_dw0_41_IRQn | Active        | CPUSS P-DMA0, Channel #41 Interrupt |
| 338       | cpuss_interrupts_dw0_42_IRQn | Active        | CPUSS P-DMA0, Channel #42 Interrupt |
| 339       | cpuss_interrupts_dw0_43_IRQn | Active        | CPUSS P-DMA0, Channel #43 Interrupt |
| 340       | cpuss_interrupts_dw0_44_IRQn | Active        | CPUSS P-DMA0, Channel #44 Interrupt |
| 341       | cpuss_interrupts_dw0_45_IRQn | Active        | CPUSS P-DMA0, Channel #45 Interrupt |
| 342       | cpuss_interrupts_dw0_46_IRQn | Active        | CPUSS P-DMA0, Channel #46 Interrupt |
| 343       | cpuss_interrupts_dw0_47_IRQn | Active        | CPUSS P-DMA0, Channel #47 Interrupt |
| 344       | cpuss_interrupts_dw0_48_IRQn | Active        | CPUSS P-DMA0, Channel #48 Interrupt |
| 345       | cpuss_interrupts_dw0_49_IRQn | Active        | CPUSS P-DMA0, Channel #49 Interrupt |
| 346       | cpuss_interrupts_dw0_50_IRQn | Active        | CPUSS P-DMA0, Channel #50 Interrupt |
| 347       | cpuss_interrupts_dw0_51_IRQn | Active        | CPUSS P-DMA0, Channel #51 Interrupt |
| 348       | cpuss_interrupts_dw0_52_IRQn | Active        | CPUSS P-DMA0, Channel #52 Interrupt |
| 349       | cpuss_interrupts_dw0_53_IRQn | Active        | CPUSS P-DMA0, Channel #53 Interrupt |
| 350       | cpuss_interrupts_dw0_54_IRQn | Active        | CPUSS P-DMA0, Channel #54 Interrupt |
| 351       | cpuss_interrupts_dw0_55_IRQn | Active        | CPUSS P-DMA0, Channel #55 Interrupt |
| 352       | cpuss_interrupts_dw0_56_IRQn | Active        | CPUSS P-DMA0, Channel #56 Interrupt |
| 353       | cpuss_interrupts_dw0_57_IRQn | Active        | CPUSS P-DMA0, Channel #57 Interrupt |
| 354       | cpuss_interrupts_dw0_58_IRQn | Active        | CPUSS P-DMA0, Channel #58 Interrupt |
| 355       | cpuss_interrupts_dw0_59_IRQn | Active        | CPUSS P-DMA0, Channel #59 Interrupt |
| 356       | cpuss_interrupts_dw0_60_IRQn | Active        | CPUSS P-DMA0, Channel #60 Interrupt |
| 357       | cpuss_interrupts_dw0_61_IRQn | Active        | CPUSS P-DMA0, Channel #61 Interrupt |
| 358       | cpuss_interrupts_dw0_62_IRQn | Active        | CPUSS P-DMA0, Channel #62 Interrupt |
| 359       | cpuss_interrupts_dw0_63_IRQn | Active        | CPUSS P-DMA0, Channel #63 Interrupt |
| 360       | cpuss_interrupts_dw0_64_IRQn | Active        | CPUSS P-DMA0, Channel #64 Interrupt |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                         |
|-----------|------------------------------|---------------|-------------------------------------|
| 361       | cpuss_interrupts_dw0_65_IRQn | Active        | CPUSS P-DMA0, Channel #65 Interrupt |
| 362       | cpuss_interrupts_dw0_66_IRQn | Active        | CPUSS P-DMA0, Channel #66 Interrupt |
| 363       | cpuss_interrupts_dw0_67_IRQn | Active        | CPUSS P-DMA0, Channel #67 Interrupt |
| 364       | cpuss_interrupts_dw0_68_IRQn | Active        | CPUSS P-DMA0, Channel #68 Interrupt |
| 365       | cpuss_interrupts_dw0_69_IRQn | Active        | CPUSS P-DMA0, Channel #69 Interrupt |
| 366       | cpuss_interrupts_dw0_70_IRQn | Active        | CPUSS P-DMA0, Channel #70 Interrupt |
| 367       | cpuss_interrupts_dw0_71_IRQn | Active        | CPUSS P-DMA0, Channel #71 Interrupt |
| 368       | cpuss_interrupts_dw0_72_IRQn | Active        | CPUSS P-DMA0, Channel #72 Interrupt |
| 369       | cpuss_interrupts_dw0_73_IRQn | Active        | CPUSS P-DMA0, Channel #73 Interrupt |
| 370       | cpuss_interrupts_dw0_74_IRQn | Active        | CPUSS P-DMA0, Channel #74 Interrupt |
| 371       | cpuss_interrupts_dw0_75_IRQn | Active        | CPUSS P-DMA0, Channel #75 Interrupt |
| 424       | cpuss_interrupts_dw1_0_IRQn  | Active        | CPUSS P-DMA1, Channel #0 Interrupt  |
| 425       | cpuss_interrupts_dw1_1_IRQn  | Active        | CPUSS P-DMA1, Channel #1 Interrupt  |
| 426       | cpuss_interrupts_dw1_2_IRQn  | Active        | CPUSS P-DMA1, Channel #2 Interrupt  |
| 427       | cpuss_interrupts_dw1_3_IRQn  | Active        | CPUSS P-DMA1, Channel #3 Interrupt  |
| 428       | cpuss_interrupts_dw1_4_IRQn  | Active        | CPUSS P-DMA1, Channel #4 Interrupt  |
| 429       | cpuss_interrupts_dw1_5_IRQn  | Active        | CPUSS P-DMA1, Channel #5 Interrupt  |
| 430       | cpuss_interrupts_dw1_6_IRQn  | Active        | CPUSS P-DMA1, Channel #6 Interrupt  |
| 431       | cpuss_interrupts_dw1_7_IRQn  | Active        | CPUSS P-DMA1, Channel #7 Interrupt  |
| 432       | cpuss_interrupts_dw1_8_IRQn  | Active        | CPUSS P-DMA1, Channel #8 Interrupt  |
| 433       | cpuss_interrupts_dw1_9_IRQn  | Active        | CPUSS P-DMA1, Channel #9 Interrupt  |
| 434       | cpuss_interrupts_dw1_10_IRQn | Active        | CPUSS P-DMA1, Channel #10 Interrupt |
| 435       | cpuss_interrupts_dw1_11_IRQn | Active        | CPUSS P-DMA1, Channel #11 Interrupt |
| 436       | cpuss_interrupts_dw1_12_IRQn | Active        | CPUSS P-DMA1, Channel #12 Interrupt |
| 437       | cpuss_interrupts_dw1_13_IRQn | Active        | CPUSS P-DMA1, Channel #13 Interrupt |
| 438       | cpuss_interrupts_dw1_14_IRQn | Active        | CPUSS P-DMA1, Channel #14 Interrupt |
| 439       | cpuss_interrupts_dw1_15_IRQn | Active        | CPUSS P-DMA1, Channel #15 Interrupt |
| 440       | cpuss_interrupts_dw1_16_IRQn | Active        | CPUSS P-DMA1, Channel #16 Interrupt |
| 441       | cpuss_interrupts_dw1_17_IRQn | Active        | CPUSS P-DMA1, Channel #17 Interrupt |
| 442       | cpuss_interrupts_dw1_18_IRQn | Active        | CPUSS P-DMA1, Channel #18 Interrupt |
| 443       | cpuss_interrupts_dw1_19_IRQn | Active        | CPUSS P-DMA1, Channel #19 Interrupt |
| 444       | cpuss_interrupts_dw1_20_IRQn | Active        | CPUSS P-DMA1, Channel #20 Interrupt |
| 445       | cpuss_interrupts_dw1_21_IRQn | Active        | CPUSS P-DMA1, Channel #21 Interrupt |
| 446       | cpuss_interrupts_dw1_22_IRQn | Active        | CPUSS P-DMA1, Channel #22 Interrupt |
| 447       | cpuss_interrupts_dw1_23_IRQn | Active        | CPUSS P-DMA1, Channel #23 Interrupt |
| 448       | cpuss_interrupts_dw1_24_IRQn | Active        | CPUSS P-DMA1, Channel #24 Interrupt |
| 449       | cpuss_interrupts_dw1_25_IRQn | Active        | CPUSS P-DMA1, Channel #25 Interrupt |
| 450       | cpuss_interrupts_dw1_26_IRQn | Active        | CPUSS P-DMA1, Channel #26 Interrupt |
| 451       | cpuss_interrupts_dw1_27_IRQn | Active        | CPUSS P-DMA1, Channel #27 Interrupt |
| 452       | cpuss_interrupts_dw1_28_IRQn | Active        | CPUSS P-DMA1, Channel #28 Interrupt |
| 453       | cpuss_interrupts_dw1_29_IRQn | Active        | CPUSS P-DMA1, Channel #29 Interrupt |
| 454       | cpuss_interrupts_dw1_30_IRQn | Active        | CPUSS P-DMA1, Channel #30 Interrupt |
| 455       | cpuss_interrupts_dw1_31_IRQn | Active        | CPUSS P-DMA1, Channel #31 Interrupt |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                         |
|-----------|------------------------------|---------------|-------------------------------------|
| 456       | cpuss_interrupts_dw1_32_IRQn | Active        | CPUSS P-DMA1, Channel #32 Interrupt |
| 457       | cpuss_interrupts_dw1_33_IRQn | Active        | CPUSS P-DMA1, Channel #33 Interrupt |
| 458       | cpuss_interrupts_dw1_34_IRQn | Active        | CPUSS P-DMA1, Channel #34 Interrupt |
| 459       | cpuss_interrupts_dw1_35_IRQn | Active        | CPUSS P-DMA1, Channel #35 Interrupt |
| 460       | cpuss_interrupts_dw1_36_IRQn | Active        | CPUSS P-DMA1, Channel #36 Interrupt |
| 461       | cpuss_interrupts_dw1_37_IRQn | Active        | CPUSS P-DMA1, Channel #37 Interrupt |
| 462       | cpuss_interrupts_dw1_38_IRQn | Active        | CPUSS P-DMA1, Channel #38 Interrupt |
| 463       | cpuss_interrupts_dw1_39_IRQn | Active        | CPUSS P-DMA1, Channel #39 Interrupt |
| 464       | cpuss_interrupts_dw1_40_IRQn | Active        | CPUSS P-DMA1, Channel #40 Interrupt |
| 465       | cpuss_interrupts_dw1_41_IRQn | Active        | CPUSS P-DMA1, Channel #41 Interrupt |
| 466       | cpuss_interrupts_dw1_42_IRQn | Active        | CPUSS P-DMA1, Channel #42 Interrupt |
| 467       | cpuss_interrupts_dw1_43_IRQn | Active        | CPUSS P-DMA1, Channel #43 Interrupt |
| 468       | cpuss_interrupts_dw1_44_IRQn | Active        | CPUSS P-DMA1, Channel #44 Interrupt |
| 469       | cpuss_interrupts_dw1_45_IRQn | Active        | CPUSS P-DMA1, Channel #45 Interrupt |
| 470       | cpuss_interrupts_dw1_46_IRQn | Active        | CPUSS P-DMA1, Channel #46 Interrupt |
| 471       | cpuss_interrupts_dw1_47_IRQn | Active        | CPUSS P-DMA1, Channel #47 Interrupt |
| 472       | cpuss_interrupts_dw1_48_IRQn | Active        | CPUSS P-DMA1, Channel #48 Interrupt |
| 473       | cpuss_interrupts_dw1_49_IRQn | Active        | CPUSS P-DMA1, Channel #49 Interrupt |
| 474       | cpuss_interrupts_dw1_50_IRQn | Active        | CPUSS P-DMA1, Channel #50 Interrupt |
| 475       | cpuss_interrupts_dw1_51_IRQn | Active        | CPUSS P-DMA1, Channel #51 Interrupt |
| 476       | cpuss_interrupts_dw1_52_IRQn | Active        | CPUSS P-DMA1, Channel #52 Interrupt |
| 477       | cpuss_interrupts_dw1_53_IRQn | Active        | CPUSS P-DMA1, Channel #53 Interrupt |
| 478       | cpuss_interrupts_dw1_54_IRQn | Active        | CPUSS P-DMA1, Channel #54 Interrupt |
| 479       | cpuss_interrupts_dw1_55_IRQn | Active        | CPUSS P-DMA1, Channel #55 Interrupt |
| 480       | cpuss_interrupts_dw1_56_IRQn | Active        | CPUSS P-DMA1, Channel #56 Interrupt |
| 481       | cpuss_interrupts_dw1_57_IRQn | Active        | CPUSS P-DMA1, Channel #57 Interrupt |
| 482       | cpuss_interrupts_dw1_58_IRQn | Active        | CPUSS P-DMA1, Channel #58 Interrupt |
| 483       | cpuss_interrupts_dw1_59_IRQn | Active        | CPUSS P-DMA1, Channel #59 Interrupt |
| 484       | cpuss_interrupts_dw1_60_IRQn | Active        | CPUSS P-DMA1, Channel #60 Interrupt |
| 485       | cpuss_interrupts_dw1_61_IRQn | Active        | CPUSS P-DMA1, Channel #61 Interrupt |
| 486       | cpuss_interrupts_dw1_62_IRQn | Active        | CPUSS P-DMA1, Channel #62 Interrupt |
| 487       | cpuss_interrupts_dw1_63_IRQn | Active        | CPUSS P-DMA1, Channel #63 Interrupt |
| 488       | cpuss_interrupts_dw1_64_IRQn | Active        | CPUSS P-DMA1, Channel #64 Interrupt |
| 489       | cpuss_interrupts_dw1_65_IRQn | Active        | CPUSS P-DMA1, Channel #65 Interrupt |
| 490       | cpuss_interrupts_dw1_66_IRQn | Active        | CPUSS P-DMA1, Channel #66 Interrupt |
| 491       | cpuss_interrupts_dw1_67_IRQn | Active        | CPUSS P-DMA1, Channel #67 Interrupt |
| 492       | cpuss_interrupts_dw1_68_IRQn | Active        | CPUSS P-DMA1, Channel #68 Interrupt |
| 493       | cpuss_interrupts_dw1_69_IRQn | Active        | CPUSS P-DMA1, Channel #69 Interrupt |
| 494       | cpuss_interrupts_dw1_70_IRQn | Active        | CPUSS P-DMA1, Channel #70 Interrupt |
| 495       | cpuss_interrupts_dw1_71_IRQn | Active        | CPUSS P-DMA1, Channel #71 Interrupt |
| 496       | cpuss_interrupts_dw1_72_IRQn | Active        | CPUSS P-DMA1, Channel #72 Interrupt |
| 497       | cpuss_interrupts_dw1_73_IRQn | Active        | CPUSS P-DMA1, Channel #73 Interrupt |
| 498       | cpuss_interrupts_dw1_74_IRQn | Active        | CPUSS P-DMA1, Channel #74 Interrupt |

### Based on Arm® Cortex®-M7 dual



Table 14-1 Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                       | Power<br>mode | Description                            |
|-----------|------------------------------|---------------|----------------------------------------|
| 499       | cpuss_interrupts_dw1_75_IRQn | Active        | CPUSS P-DMA1, Channel #75 Interrupt    |
| 500       | cpuss_interrupts_dw1_76_IRQn | Active        | CPUSS P-DMA1, Channel #76 Interrupt    |
| 501       | cpuss_interrupts_dw1_77_IRQn | Active        | CPUSS P-DMA1, Channel #77 Interrupt    |
| 502       | cpuss_interrupts_dw1_78_IRQn | Active        | CPUSS P-DMA1, Channel #78 Interrupt    |
| 503       | cpuss_interrupts_dw1_79_IRQn | Active        | CPUSS P-DMA1, Channel #79 Interrupt    |
| 504       | cpuss_interrupts_dw1_80_IRQn | Active        | CPUSS P-DMA1, Channel #80 Interrupt    |
| 505       | cpuss_interrupts_dw1_81_IRQn | Active        | CPUSS P-DMA1, Channel #81 Interrupt    |
| 506       | cpuss_interrupts_dw1_82_IRQn | Active        | CPUSS P-DMA1, Channel #82 Interrupt    |
| 507       | cpuss_interrupts_dw1_83_IRQn | Active        | CPUSS P-DMA1, Channel #83 Interrupt    |
| 552       | tcpwm_0_interrupts_0_IRQn    | Active        | TCPWM0 Group #0, Counter #0 Interrupt  |
| 553       | tcpwm_0_interrupts_1_IRQn    | Active        | TCPWM0 Group #0, Counter #1 Interrupt  |
| 554       | tcpwm_0_interrupts_2_IRQn    | Active        | TCPWM0 Group #0, Counter #2 Interrupt  |
| 555       | tcpwm_0_interrupts_3_IRQn    | Active        | TCPWM0 Group #0, Counter #3 Interrupt  |
| 556       | tcpwm_0_interrupts_4_IRQn    | Active        | TCPWM0 Group #0, Counter #4 Interrupt  |
| 557       | tcpwm_0_interrupts_5_IRQn    | Active        | TCPWM0 Group #0, Counter #5 Interrupt  |
| 558       | tcpwm_0_interrupts_6_IRQn    | Active        | TCPWM0 Group #0, Counter #6 Interrupt  |
| 559       | tcpwm_0_interrupts_7_IRQn    | Active        | TCPWM0 Group #0, Counter #7 Interrupt  |
| 560       | tcpwm_0_interrupts_8_IRQn    | Active        | TCPWM0 Group #0, Counter #8 Interrupt  |
| 561       | tcpwm_0_interrupts_9_IRQn    | Active        | TCPWM0 Group #0, Counter #9 Interrupt  |
| 562       | tcpwm_0_interrupts_10_IRQn   | Active        | TCPWM0 Group #0, Counter #10 Interrupt |
| 563       | tcpwm_0_interrupts_11_IRQn   | Active        | TCPWM0 Group #0, Counter #11 Interrupt |
| 564       | tcpwm_0_interrupts_12_IRQn   | Active        | TCPWM0 Group #0, Counter #12 Interrupt |
| 565       | tcpwm_0_interrupts_13_IRQn   | Active        | TCPWM0 Group #0, Counter #13 Interrupt |
| 566       | tcpwm_0_interrupts_14_IRQn   | Active        | TCPWM0 Group #0, Counter #14 Interrupt |
| 567       | tcpwm_0_interrupts_15_IRQn   | Active        | TCPWM0 Group #0, Counter #15 Interrupt |
| 568       | tcpwm_0_interrupts_16_IRQn   | Active        | TCPWM0 Group #0, Counter #16 Interrupt |
| 569       | tcpwm_0_interrupts_17_IRQn   | Active        | TCPWM0 Group #0, Counter #17 Interrupt |
| 570       | tcpwm_0_interrupts_18_IRQn   | Active        | TCPWM0 Group #0, Counter #18 Interrupt |
| 571       | tcpwm_0_interrupts_19_IRQn   | Active        | TCPWM0 Group #0, Counter #19 Interrupt |
| 572       | tcpwm_0_interrupts_20_IRQn   | Active        | TCPWM0 Group #0, Counter #20 Interrupt |
| 573       | tcpwm_0_interrupts_21_IRQn   | Active        | TCPWM0 Group #0, Counter #21 Interrupt |
| 574       | tcpwm_0_interrupts_22_IRQn   | Active        | TCPWM0 Group #0, Counter #22 Interrupt |
| 575       | tcpwm_0_interrupts_23_IRQn   | Active        | TCPWM0 Group #0, Counter #23 Interrupt |
| 576       | tcpwm_0_interrupts_24_IRQn   | Active        | TCPWM0 Group #0, Counter #24 Interrupt |
| 577       | tcpwm_0_interrupts_25_IRQn   | Active        | TCPWM0 Group #0, Counter #25 Interrupt |
| 578       | tcpwm_0_interrupts_26_IRQn   | Active        | TCPWM0 Group #0, Counter #26 Interrupt |
| 579       | tcpwm_0_interrupts_27_IRQn   | Active        | TCPWM0 Group #0, Counter #27 Interrupt |
| 580       | tcpwm_0_interrupts_28_IRQn   | Active        | TCPWM0 Group #0, Counter #28 Interrupt |
| 581       | tcpwm_0_interrupts_29_IRQn   | Active        | TCPWM0 Group #0, Counter #29 Interrupt |
| 582       | tcpwm_0_interrupts_30_IRQn   | Active        | TCPWM0 Group #0, Counter #30 Interrupt |
| 583       | tcpwm_0_interrupts_31_IRQn   | Active        | TCPWM0 Group #0, Counter #31 Interrupt |
| 584       | tcpwm_0_interrupts_32_IRQn   | Active        | TCPWM0 Group #0, Counter #32 Interrupt |
| 585       | tcpwm_0_interrupts_33_IRQn   | Active        | TCPWM0 Group #0, Counter #33 Interrupt |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                      | Power<br>mode | Description                            |
|-----------|-----------------------------|---------------|----------------------------------------|
| 586       | tcpwm_0_interrupts_34_IRQn  | Active        | TCPWM0 Group #0, Counter #34 Interrupt |
| 587       | tcpwm_0_interrupts_35_IRQn  | Active        | TCPWM0 Group #0, Counter #35 Interrupt |
| 588       | tcpwm_0_interrupts_36_IRQn  | Active        | TCPWM0 Group #0, Counter #36 Interrupt |
| 589       | tcpwm_0_interrupts_37_IRQn  | Active        | TCPWM0 Group #0, Counter #37 Interrupt |
| 616       | tcpwm_0_interrupts_256_IRQn | Active        | TCPWM0 Group #1, Counter #0 Interrupt  |
| 617       | tcpwm_0_interrupts_257_IRQn | Active        | TCPWM0 Group #1, Counter #1 Interrupt  |
| 618       | tcpwm_0_interrupts_258_IRQn | Active        | TCPWM0 Group #1, Counter #2 Interrupt  |
| 619       | tcpwm_0_interrupts_259_IRQn | Active        | TCPWM0 Group #1, Counter #3 Interrupt  |
| 620       | tcpwm_0_interrupts_260_IRQn | Active        | TCPWM0 Group #1, Counter #4 Interrupt  |
| 621       | tcpwm_0_interrupts_261_IRQn | Active        | TCPWM0 Group #1, Counter #5 Interrupt  |
| 622       | tcpwm_0_interrupts_262_IRQn | Active        | TCPWM0 Group #1, Counter #6 Interrupt  |
| 623       | tcpwm_0_interrupts_263_IRQn | Active        | TCPWM0 Group #1, Counter #7 Interrupt  |
| 624       | tcpwm_0_interrupts_264_IRQn | Active        | TCPWM0 Group #1, Counter #8 Interrupt  |
| 625       | tcpwm_0_interrupts_265_IRQn | Active        | TCPWM0 Group #1, Counter #9 Interrupt  |
| 626       | tcpwm_0_interrupts_266_IRQn | Active        | TCPWM0 Group #1, Counter #10 Interrupt |
| 627       | tcpwm_0_interrupts_267_IRQn | Active        | TCPWM0 Group #1, Counter #11 Interrupt |
| 680       | tcpwm_0_interrupts_512_IRQn | Active        | TCPWM0 Group #2, Counter #0 Interrupt  |
| 681       | tcpwm_0_interrupts_513_IRQn | Active        | TCPWM0 Group #2, Counter #1 Interrupt  |
| 682       | tcpwm_0_interrupts_514_IRQn | Active        | TCPWM0 Group #2, Counter #2 Interrupt  |
| 683       | tcpwm_0_interrupts_515_IRQn | Active        | TCPWM0 Group #2, Counter #3 Interrupt  |
| 684       | tcpwm_0_interrupts_516_IRQn | Active        | TCPWM0 Group #2, Counter #4 Interrupt  |
| 685       | tcpwm_0_interrupts_517_IRQn | Active        | TCPWM0 Group #2, Counter #5 Interrupt  |
| 686       | tcpwm_0_interrupts_518_IRQn | Active        | TCPWM0 Group #2, Counter #6 Interrupt  |
| 687       | tcpwm_0_interrupts_519_IRQn | Active        | TCPWM0 Group #2, Counter #7 Interrupt  |
| 688       | tcpwm_0_interrupts_520_IRQn | Active        | TCPWM0 Group #2, Counter #8 Interrupt  |
| 689       | tcpwm_0_interrupts_521_IRQn | Active        | TCPWM0 Group #2, Counter #9 Interrupt  |
| 690       | tcpwm_0_interrupts_522_IRQn | Active        | TCPWM0 Group #2, Counter #10 Interrupt |
| 691       | tcpwm_0_interrupts_523_IRQn | Active        | TCPWM0 Group #2, Counter #11 Interrupt |
| 692       | tcpwm_0_interrupts_524_IRQn | Active        | TCPWM0 Group #2, Counter #12 Interrupt |
| 693       | tcpwm_0_interrupts_525_IRQn | Active        | TCPWM0 Group #2, Counter #13 Interrupt |
| 694       | tcpwm_0_interrupts_526_IRQn | Active        | TCPWM0 Group #2, Counter #14 Interrupt |
| 695       | tcpwm_0_interrupts_527_IRQn | Active        | TCPWM0 Group #2, Counter #15 Interrupt |
| 696       | tcpwm_0_interrupts_528_IRQn | Active        | TCPWM0 Group #2, Counter #16 Interrupt |
| 697       | tcpwm_0_interrupts_529_IRQn | Active        | TCPWM0 Group #2, Counter #17 Interrupt |
| 698       | tcpwm_0_interrupts_530_IRQn | Active        | TCPWM0 Group #2, Counter #18 Interrupt |
| 699       | tcpwm_0_interrupts_531_IRQn | Active        | TCPWM0 Group #2, Counter #19 Interrupt |
| 700       | tcpwm_0_interrupts_532_IRQn | Active        | TCPWM0 Group #2, Counter #20 Interrupt |
| 701       | tcpwm_0_interrupts_533_IRQn | Active        | TCPWM0 Group #2, Counter #21 Interrupt |
| 702       | tcpwm_0_interrupts_534_IRQn | Active        | TCPWM0 Group #2, Counter #22 Interrupt |
| 703       | tcpwm_0_interrupts_535_IRQn | Active        | TCPWM0 Group #2, Counter #23 Interrupt |
| 704       | tcpwm_0_interrupts_536_IRQn | Active        | TCPWM0 Group #2, Counter #24 Interrupt |
| 705       | tcpwm_0_interrupts_537_IRQn | Active        | TCPWM0 Group #2, Counter #25 Interrupt |
| 706       | tcpwm_0_interrupts_538_IRQn | Active        | TCPWM0 Group #2, Counter #26 Interrupt |

### Based on Arm® Cortex®-M7 dual



**Table 14-1** Peripheral interrupt assignments and wake-up sources (continued)

| Interrupt | Source                        | Power<br>mode | Description                            |
|-----------|-------------------------------|---------------|----------------------------------------|
| 707       | tcpwm_0_interrupts_539_IRQn   | Active        | TCPWM0 Group #2, Counter #27 Interrupt |
| 708       | tcpwm_0_interrupts_540_IRQn   | Active        | TCPWM0 Group #2, Counter #28 Interrupt |
| 709       | tcpwm_0_interrupts_541_IRQn   | Active        | TCPWM0 Group #2, Counter #29 Interrupt |
| 710       | tcpwm_0_interrupts_542_IRQn   | Active        | TCPWM0 Group #2, Counter #30 Interrupt |
| 711       | tcpwm_0_interrupts_543_IRQn   | Active        | TCPWM0 Group #2, Counter #31 Interrupt |
| 752       | tdm_0_interrupts_tx_0_IRQn    | Active        | TDM0 TX #0 Interrupt                   |
| 753       | tdm_0_interrupts_rx_0_IRQn    | Active        | TDM0 RX #0 Interrupt                   |
| 754       | tdm_0_interrupts_tx_1_IRQn    | Active        | TDM0 TX #1 Interrupt                   |
| 755       | tdm_0_interrupts_rx_1_IRQn    | Active        | TDM0 RX #1 Interrupt                   |
| 756       | tdm_0_interrupts_tx_2_IRQn    | Active        | TDM0 TX #2 Interrupt                   |
| 757       | tdm_0_interrupts_rx_2_IRQn    | Active        | TDM0 RX #2 Interrupt                   |
| 758       | tdm_0_interrupts_tx_3_IRQn    | Active        | TDM0 TX #3 Interrupt                   |
| 759       | tdm_0_interrupts_rx_3_IRQn    | Active        | TDM0 RX #3 Interrupt                   |
| 760       | sg_0_interrupts_0_IRQn        | Active        | SG0 #0 Interrupt                       |
| 761       | sg_0_interrupts_1_IRQn        | Active        | SG0 #1 Interrupt                       |
| 762       | sg_0_interrupts_2_IRQn        | Active        | SG0 #2 Interrupt                       |
| 763       | sg_0_interrupts_3_IRQn        | Active        | SG0 #3 Interrupt                       |
| 764       | sg_0_interrupts_4_IRQn        | Active        | SG0 #4 Interrupt                       |
| 768       | pwm_0_interrupts_0_IRQn       | Active        | PCM-PWM0 #0 Interrupt                  |
| 769       | pwm_0_interrupts_1_IRQn       | Active        | PCM-PWM0 #1 Interrupt                  |
| 776       | dac_0_interrupt_IRQn          | Active        | Audio DAC interrupt                    |
| 780       | mixer_0_interrupt_dst_IRQn    | Active        | MIXER0 Destination interrupt           |
| 781       | mixer_0_interrupts_src_0_IRQn | Active        | MIXERO Source #0 Interrupt             |
| 782       | mixer_0_interrupts_src_1_IRQn | Active        | MIXER0 Source #1 Interrupt             |
| 783       | mixer_0_interrupts_src_2_IRQn | Active        | MIXERO Source #2 Interrupt             |
| 784       | mixer_0_interrupts_src_3_IRQn | Active        | MIXERO Source #3 Interrupt             |
| 785       | mixer_0_interrupts_src_4_IRQn | Active        | MIXERO Source #4 Interrupt             |
| 789       | mixer_1_interrupt_dst_IRQn    | Active        | MIXER1 Destination interrupt           |
| 790       | mixer_1_interrupts_src_0_IRQn | Active        | MIXER1 Source #0 Interrupt             |
| 791       | mixer_1_interrupts_src_1_IRQn | Active        | MIXER1 Source #1 Interrupt             |
| 792       | mixer_1_interrupts_src_2_IRQn | Active        | MIXER1 Source #2 Interrupt             |
| 793       | mixer_1_interrupts_src_3_IRQn | Active        | MIXER1 Source #3 Interrupt             |
| 794       | mixer_1_interrupts_src_4_IRQn | Active        | MIXER1 Source #4 Interrupt             |

#### Based on Arm® Cortex®-M7 dual

Core interrupt types



## 15 Core interrupt types

Table 15-1 Core interrupt types

| Interrupt | Source                          | Power mode | Description                    |
|-----------|---------------------------------|------------|--------------------------------|
| 0         | CPUIntIdx0_IRQn <sup>[43]</sup> | Deep Sleep | CPU User Interrupt #0          |
| 1         | CPUIntIdx1_IRQn <sup>[43]</sup> | Deep Sleep | CPU User Interrupt #1          |
| 2         | CPUIntIdx2_IRQn                 | Deep Sleep | CPU User Interrupt #2          |
| 3         | CPUIntIdx3_IRQn                 | Deep Sleep | CPU User Interrupt #3          |
| 4         | CPUIntIdx4_IRQn                 | Deep Sleep | CPU User Interrupt #4          |
| 5         | CPUIntIdx5_IRQn                 | Deep Sleep | CPU User Interrupt #5          |
| 6         | CPUIntIdx6_IRQn                 | Deep Sleep | CPU User Interrupt #6          |
| 7         | CPUIntIdx7_IRQn                 | Deep Sleep | CPU User Interrupt #7          |
| 8         | Internal0_IRQn                  | Active     | Internal Software Interrupt #0 |
| 9         | Internal1_IRQn                  | Active     | Internal Software Interrupt #1 |
| 10        | Internal2_IRQn                  | Active     | Internal Software Interrupt #2 |
| 11        | Internal3_IRQn                  | Active     | Internal Software Interrupt #3 |
| 12        | Internal4_IRQn                  | Active     | Internal Software Interrupt #4 |
| 13        | Internal5_IRQn                  | Active     | Internal Software Interrupt #5 |
| 14        | Internal6_IRQn                  | Active     | Internal Software Interrupt #6 |
| 15        | Internal7_IRQn                  | Active     | Internal Software Interrupt #7 |

Note

43. User interrupt cannot be used for CM0+ application, as it is used internally by system calls. Note, this does not impact CM7 application.

Trigger multiplexer



## 16 Trigger multiplexer



Figure 16-1 Trigger multiplexer<sup>[44]</sup>

#### Note

44.The diagram shows only the TRIG\_LABEL; the final trigger formation is based on the formula TRIG\_{PREFIX(IN/OUT)}\_{MUX-\_x}\_{TRIG\_LABEL} and the information provided in **Table 17-1**, and **Table 18-1**.

#### Based on Arm® Cortex®-M7 dual

Trigger multiplexer





Triggers one-to-one<sup>[45]</sup> Figure 16-2

#### Note

002-24601 Rev. \*L

<sup>45.</sup> The diagram shows only the TRIG\_LABEL; the final trigger formation is based on the formula TRIG\_{PREFIX(IN\_1TO1/OUT\_1-1-1). TO1)}\_{x}\_{TRIG\_LABEL} and the information provided in **Table 19-1**.

### Based on Arm® Cortex®-M7 dual

Triggers group inputs



**Trigger inputs Table 17-1** 

| Input                      | Trigger Label (TRIG_LABEL) | Description                                                                                         |
|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|
| MUX Group 0: P-DMA0_0_15   | trigger multiplexer        |                                                                                                     |
| 1:32                       | PDMA0_TR_OUT[0:31]         | Allow P-DMA0 to chain to itself. Channels 0 - 32 are general purpose channel available for chaining |
| 33:48                      | PDMA1_TR_OUT[0:15]         | Cross connections from P-DMA1 to P-DMA0, Channels 0-15 are used                                     |
| 49:56                      | MDMA_TR_OUT[0:7]           | Cross connections from M-DMA0 to P-DMA0                                                             |
| 57:58                      | CAN0_TT_TR_OUT[0:1]        | CAN0 TT Sync Outputs                                                                                |
| 59:60                      | CAN1_TT_TR_OUT[0:1]        | CAN1 TT Sync Outputs                                                                                |
| 61:84                      | HSIOM_IO_INPUT[0:23]       | I/O Inputs                                                                                          |
| 85:88                      | FAULT_TR_OUT[0:3]          | Fault events                                                                                        |
| MUX Group 1: P-DMA0_16_31  | L trigger multiplexer      |                                                                                                     |
| 1:38                       | TCPWM0_16_TR_OUT0[0:37]    | 16-bit TCPWM0 counters                                                                              |
| 39:50                      | TCPWM0_16M_TR_OUT0[0:11]   | 16-bit Motor enhanced TCPWM0 counters                                                               |
| 51:82                      | TCPWM0_32_TR_OUT0[0:31]    | 32-bit TCPWM0 counters                                                                              |
| 83:84                      | PASS_GEN_TR_OUT[0:1]       | PASS0 SAR events                                                                                    |
| 85:86                      | CTI_TR_OUT[0:1]            | Trace events                                                                                        |
| 87:90                      | EVTGEN_TR_OUT[0:3]         | Event generator triggers                                                                            |
| MUX Group 2: P-DMA1_0_15   | trigger multiplexer        |                                                                                                     |
| 1:16                       | PDMA1_TR_OUT[0:15]         | Allow P-DMA1 to chain to itself. Channels 0 - 15 are dedicated for chaining                         |
| 17:48                      | PDMA0_TR_OUT[0:31]         | Cross connections from P-DMA0 to P-DMA1, channels 0-31 are used.                                    |
| 49:72                      | HSIOM_IO_INPUT[24:47]      | I/O Inputs                                                                                          |
| MUX Group 3: M-DMA0 trigge | er multiplexer             |                                                                                                     |
| 1:8                        | TCPWM0_16_TR_OUT0[0:7]     | 16-bit TCPWM0 counters                                                                              |
| 9:16                       | TCPWM0_32_TR_OUT0[0:7]     | 32-bit TCPWM0 counters                                                                              |
| 17:20                      | AXIDMA_TR_OUT[0:3]         | AXI M-DMA1 triggers                                                                                 |
| MUX Group 4: TCPWM0 Trigg  | er multiplexer             |                                                                                                     |
| 1:32                       | PDMA0_TR_OUT[0:31]         | General purpose P-DMA0 triggers                                                                     |
| 33:48                      | PDMA1_TR_OUT[0:15]         | General purpose P-DMA1 triggers                                                                     |
| 49:56                      | MDMA_TR_OUT[0:7]           | AHB M-DMA0 triggers                                                                                 |
| 57:94                      | TCPWM0_16_TR_OUT0[0:37]    | 16-bit TCPWM0 counters                                                                              |
| 95:106                     | TCPWM0_16M_TR_OUT0[0:11]   | 16-bit Motor enhanced TCPWM0 counters                                                               |
| 107:138                    | TCPWM0_32_TR_OUT0[0:31]    | 32-bit TCPWM0 counters                                                                              |
| 139                        | SMIF0_TX_TR_OUT            | SMIF0 TX trigger                                                                                    |
| 140                        | SMIF0_RX_TR_OUT            | SMIF0 RX trigger                                                                                    |
| 141                        | SMIF1_TX_TR_OUT            | SMIF1 TX trigger                                                                                    |
| 142                        | SMIF1_RX_TR_OUT            | SMIF1 RX trigger                                                                                    |
| 143:146                    | AXIDMA_TR_OUT[0:3]         | AXI M-DMA1 triggers                                                                                 |
| 151:154                    | TDM0_TX_TR_OUT[0:3]        | TDM0 TX trigger                                                                                     |
| 155:158                    | TDM0_RX_TR_OUT[0:3]        | TDM0 RX trigger                                                                                     |
| 159:163                    | SG0_TX_TR_OUT[0:4]         | SG0 TX trigger                                                                                      |
| 164:165                    | PWM0_TX_TR_OUT[0:1]        | PWM0 TX trigger                                                                                     |
| 166:170                    | MIXERO_TR_SRC_REQ_OUT[0:4] | MIXERO SRC trigger                                                                                  |
| 171                        | MIXERO_TR_DST_REQ_OUT      | MIXERO DST trigger                                                                                  |
|                            |                            |                                                                                                     |
| 172:176                    | MIXER1_TR_SRC_REQ_OUT[0:4] | MIXER1 SRC trigger                                                                                  |

### Based on Arm® Cortex®-M7 dual



**Table 17-1** Trigger inputs (continued)

| Input                    | Trigger Label (TRIG_LABEL) | Description                   |
|--------------------------|----------------------------|-------------------------------|
| 178                      | AUDIODAC0_TX_TR_OUT        | AUDIO DAC0 TX trigger         |
| MUX Group 5: TCPWM0_20_3 | 1 Trigger multiplexer      |                               |
| 1:2                      | CAN0_DBG_TR_OUT[0:1]       | CANO DMA events               |
| 3:4                      | CAN0_FIFO0_TR_OUT[0:1]     | CAN0 FIFO0 events             |
| 5:6                      | CAN0_FIFO1_TR_OUT[0:1]     | CAN0 FIFO1 events             |
| 7:8                      | CAN1_DBG_TR_OUT[0:1]       | CAN1 DMA events               |
| 9:10                     | CAN1_FIFO0_TR_OUT[0:1]     | CAN1 FIFO0 events             |
| 11:12                    | CAN1_FIFO1_TR_OUT[0:1]     | CAN1 FIFO1 events             |
| 13:14                    | CAN0_TT_TR_OUT[0:1]        | CANO TT Sync Outputs          |
| 15:16                    | CAN1_TT_TR_OUT[0:1]        | CAN1 TT Sync Outputs          |
| 17:24                    | EVTGEN_TR_OUT[4:11]        | Event generator triggers      |
| MUX Group 6: TCPWM0_32_5 | 9 Trigger Multiplexer      |                               |
| 1:16                     | TCPWM0_16_TR_OUT1[0:15]    | 16-bit TCPWM0 counters        |
| 17                       | SCB_TX_TR_OUT[0]           | SCB0 TX trigger               |
| 18                       | SCB_RX_TR_OUT[0]           | SCB0 RX trigger               |
| 19                       | SCB_I2C_SCL_TR_OUT[0]      | SCB0 I <sup>2</sup> C trigger |
| 20                       | SCB_TX_TR_OUT[1]           | SCB1 TX trigger               |
| 21                       | SCB_RX_TR_OUT[1]           | SCB1 RX trigger               |
| 22                       | SCB_I2C_SCL_TR_OUT[1]      | SCB1 I <sup>2</sup> C trigger |
| 23                       | SCB_TX_TR_OUT[2]           | SCB2 TX trigger               |
| 24                       | SCB_RX_TR_OUT[2]           | SCB2 RX trigger               |
| 25                       | SCB_I2C_SCL_TR_OUT[2]      | SCB2 I <sup>2</sup> C trigger |
| 26                       | SCB_TX_TR_OUT[3]           | SCB3 TX trigger               |
| 27                       | SCB_RX_TR_OUT[3]           | SCB3 RX trigger               |
| 28                       | SCB_I2C_SCL_TR_OUT[3]      | SCB3 I <sup>2</sup> C trigger |
| 29                       | SCB_TX_TR_OUT[4]           | SCB4 TX trigger               |
| 30                       | SCB_RX_TR_OUT[4]           | SCB4 RX trigger               |
| 31                       | SCB_I2C_SCL_TR_OUT[4]      | SCB4 I <sup>2</sup> C trigger |
| 32                       | SCB_TX_TR_OUT[5]           | SCB5 TX trigger               |
| 33                       | SCB_RX_TR_OUT[5]           | SCB5 RX trigger               |
| 34                       | SCB_I2C_SCL_TR_OUT[5]      | SCB5 I <sup>2</sup> C trigger |
| 35                       | SCB_TX_TR_OUT[6]           | SCB6 TX trigger               |
| 36                       | SCB_RX_TR_OUT[6]           | SCB6 RX trigger               |
| 37                       | SCB_I2C_SCL_TR_OUT[6]      | SCB6 I <sup>2</sup> C trigger |
| 38                       | SCB_TX_TR_OUT[7]           | SCB7 TX trigger               |
| 39                       | SCB_RX_TR_OUT[7]           | SCB7 RX trigger               |
| 40                       | SCB_I2C_SCL_TR_OUT[7]      | SCB7 I <sup>2</sup> C trigger |
| 41                       | SCB_TX_TR_OUT[8]           | SCB8 TX trigger               |
| 42                       | SCB_RX_TR_OUT[8]           | SCB8 RX trigger               |
| 43                       | SCB_I2C_SCL_TR_OUT[8]      | SCB8 I <sup>2</sup> C trigger |
| 44                       | SCB_TX_TR_OUT[9]           | SCB9 TX trigger               |
| 45                       | CB_RX_TR_OUT[9]            | SCB9 RX trigger               |
| 46                       | SCB_I2C_SCL_TR_OUT[9]      | SCB9 I <sup>2</sup> C trigger |
| 47                       | SCB_TX_TR_OUT[10]          | SCB10 TX trigger              |
| 48                       | SCB_RX_TR_OUT[10]          | SCB10 RX trigger              |

### Based on Arm® Cortex®-M7 dual



**Table 17-1 Trigger inputs** (continued)

| Input                       | Trigger Label (TRIG_LABEL)    | Description                                |
|-----------------------------|-------------------------------|--------------------------------------------|
| 49                          | SCB_I2C_SCL_TR_OUT[10]        | SCB10 I <sup>2</sup> C trigger             |
| 50                          | SCB_TX_TR_OUT[11]             | SCB11 TX trigger                           |
| 51                          | SCB_RX_TR_OUT[11]             | SCB11 RX trigger                           |
| 52                          | SCB_I2C_SCL_TR_OUT[11]        | SCB11 I <sup>2</sup> C trigger             |
| 53:54                       | PASS_GEN_TR_OUT[0:1]          | PASS0 SAR events                           |
| 55:102                      | HSIOM_IO_INPUT[0:47]          | I/O Inputs                                 |
| 103:104                     | CTI_TR_IN[0:1]                | Trace events                               |
| 105:108                     | FAULT_TR_OUT[0:3]             | Fault events                               |
| 109:110                     | CXPI_TX_TR_OUT[0:1]           | CXPI0 transmit events                      |
| 111:112                     | CXPI_RX_TR_OUT[0:1]           | CXPI0 receive events                       |
| MUX Group 7: PASSO SAR trig | gger multiplexer              |                                            |
| 1:32                        | PDMA0_TR_OUT[0:31]            | General purpose P-DMA0 triggers            |
| 33:70                       | TCPWM0_16_TR_OUT0[0:37]       | 16-bit TCPWM0 counters                     |
| 71:82                       | TCPWM0_16M_TR_OUT0[0:11]      | 16-bit Motor enhanced TCPWM0 counters      |
| 83:114                      | TCPWM0_32_TR_OUT0[0:31]       | 32-bit TCPWM0 counters                     |
| 115:122                     | HSIOM IO INPUT[0:7]           | I/O Inputs                                 |
| 123                         | EVTGEN_TR_OUT[12]             | Event generator triggers                   |
| MUX Group 8: CAN TT Sync    |                               |                                            |
| 1:2                         | CAN0_TT_TR_OUT[0:1]           | CAN0 TT Sync Outputs                       |
| 3:4                         | CAN1_TT_TR_OUT[0:1]           | CAN1 TT Sync Outputs                       |
| MUX Group 9: Debug MUX      |                               |                                            |
| 1:5                         | TR_GROUP10_OUTPUT[0:4]        | Output from debug reduction multiplexer #1 |
| 6:10                        | TR_GROUP11_OUTPUT[0:4]        | Output from debug reduction multiplexer #2 |
| 11:15                       | TR_GROUP12_OUTPUT[0:4]        | Output from debug reduction multiplexer #3 |
| MUX Group 10: Debug Reduc   |                               |                                            |
| 1:76                        | PDMA0_TR_OUT[0:75]            | General purpose P-DMA0 triggers            |
| 77:88                       | SCB_TX_TR_OUT[0:11]           | SCB TX triggers                            |
| 89:100                      | SCB_RX_TR_OUT[0:11]           | SCB RX triggers                            |
| 101:112                     | SCB_I2C_SCL_TR_OUT[0:11]      | SCB I <sup>2</sup> C triggers              |
| 113:114                     | CANO_DBG_TR_OUT[0:1]          | CANO DMA                                   |
| 115:116                     | CAN0_FIFO0_TR_OUT[0:1]        | CANO FIFO0                                 |
| 117:118                     | CAN0_FIFO1_TR_OUT[0:1]        | CANO FIFO1                                 |
| 119:120                     | CAN0_TT_TR_OUT[0:1]           | CANO TT Sync Outputs                       |
| 121:122                     | CAN1_DBG_TR_OUT[0:1]          | CAN1 DMA                                   |
| 123:124                     | CAN1_FIFO0_TR_OUT[0:1]        | CAN1 FIFO0                                 |
| 125:126                     | CAN1 FIFO1 TR OUT[0:1]        | CAN1 FIFO1                                 |
| 127:128                     | CAN1_TT_TR_OUT[0:1]           | CAN1 TT Sync Outputs                       |
| 129:130                     | CTI_TR_OUT[0:1]               | Trace events                               |
| 131:134                     | FAULT_TR_OU[0:3]              | Fault events                               |
| 135:150                     | EVTGEN_TR_OUT[0:15]           | EVTGEN Triggers                            |
| MUX Group 11: Debug Reduc   |                               | 00                                         |
| 1:32                        | TCPWM0_32_TR_OUT0[0:31]       | 32-bit TCPWM0 counters                     |
| 33:44                       | TCPWM0_16M_TR_OUT0[0:11]      | 16-bit Motor enhanced TCPWM0 counters      |
| 45:82                       | TCPWM0_16_TR_OUT0[0:37]       | 16-bit TCPWM0 counters                     |
|                             | 1 101 11110 10 111 0010[0.31] | 1 20 S.C. FOR TYPIO COMPLETS               |

### Based on Arm® Cortex®-M7 dual



**Table 17-1** Trigger inputs (continued)

| Input                     | Trigger Label (TRIG_LABEL) | Description                           |
|---------------------------|----------------------------|---------------------------------------|
| 84                        | SMIF0_RX_TR_OUT            | SMIF0 RX trigger                      |
| 85                        | SMIF1_TX_TR_OUT            | SMIF1 TX trigger                      |
| 86                        | SMIF1_RX_TR_OUT            | SMIF1 RX trigger                      |
| 87:90                     | AXIDMA_TR_OUT[0:3]         | AXI M-DMA1 triggers                   |
| 95:98                     | TDM0_TX_TR_OUT[0:3]        | TDM0 TX trigger                       |
| 99:102                    | TDM0_RX_TR_OUT[0:3]        | TDM0 RX trigger                       |
| 103:107                   | SG0_TX_TR_OUT[0:4]         | SG0 TX trigger                        |
| 108:109                   | PWM0_TX_TR_OUT[0:1]        | PWM0 TX trigger                       |
| 110                       | AUDIODAC0_TX_TR_OUT        | AUDIO DAC0 TX trigger                 |
| 111:115                   | MIXER0_TR_SRC_REQ_OUT[0:4] | MIXERO SRC trigger                    |
| 116                       | MIXERO_TR_DST_REQ_OUT      | MIXER0 DST trigger                    |
| 117:121                   | MIXER1_TR_SRC_REQ_OUT[0:4] | MIXER1 SRC trigger                    |
| 122                       | MIXER1_TR_DST_REQ_OUT      | MIXER1 DST trigger                    |
| 123:170                   | HSIOM_IO_INPUT[0:47]       | I/O inputs                            |
| 171:172                   | CXPI_TX_TR_OUT[0:1]        | CXPI0 TX trigger                      |
| 173:174                   | CXPI_RX_TR_OUT[0:1]        | CXPI0 RX trigger                      |
| JX Group 12: Debug Reduc  | ction #3                   |                                       |
| 1:84                      | PDMA1_TR_OUT[0:83]         | General purpose P-DMA1 triggers       |
| 85:92                     | MDMA_TR_OUT[0:7]           | M-DMA0 triggers                       |
| 93:124                    | TCPWM0_32_TR_OUT1[0:31]    | 32-bit TCPWM0 counters                |
| 125:136                   | TCPWM0_16M_TR_OUT1[0:11]   | 16-bit Motor enhanced TCPWM0 counters |
| 137:174                   | TCPWM0_16_TR_OUT1[0:37]    | 16-bit TCPWM0 counters                |
| 175:176                   | PASS_GEN_TR_OUT[0:1]       | PASS0 SAR events                      |
| JX Group 13: AXI M-DMA ti | rigger multiplexer         |                                       |
| 1:4                       | TCPWM0_16_TR_OUT0[0:3]     | 16-bit TCPWM0 counters                |
| 5:8                       | TCPWM0_32_TR_OUT0[0:3]     | 32-bit TCPWM0 counters                |
| 9:12                      | AXIDMA_TR_OUT[0:3]         | AXI M-DMA1 triggers                   |
|                           |                            | 1                                     |

### Based on Arm® Cortex®-M7 dual

Triggers group outputs



#### **Triggers group outputs** 18

**Trigger outputs Table 18-1** 

| MUX Group 0: P-DMA0_0_15 trigger multiplexer           0:15         PDMA0_TR_IN[0:15]         Triggers to P-DMA0[0:15]           MUX Group 1: P-DMA0_16_31 trigger multiplexer         0:15         PDMA0_TR_IN[16:31]         Triggers to P-DMA0[16:31]           MUX Group 2: P-DMA1_0_15 trigger multiplexer         0:15         PDMA1_TR_IN[0:15]         Triggers to P-DMA1           MUX Group 3: M-DMA0 trigger multiplexer         0:7         MDMA_TR_IN[0:7]         Triggers to M-DMA0           MUX Group 4: TCPWM0 Trigger multiplexer         0:19         TCPWM0_ALL_CNT_TR_IN[0:19]         Triggers to TCPWM0           MUX Group 5: TCPWM0_20_31 Trigger multiplexer         0:11         TCPWM0_ALL_CNT_TR_IN[20:31]         Triggers to TCPWM0           MUX Group 6: TCPWM0_32_59 Trigger Multiplexer         0:27         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer         0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync         0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           MUX Group 9: Debug MUX         0         HSIOM_IO_OUTPUT[0]         TO HSIOM as an output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Output                                   | Trigger                          | Description                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------|---------------------------------------|
| MUX Group 1: P-DMA0_16_31 trigger multiplexer           0:15         PDMA0_TR_IN[16:31]         Triggers to P-DMA0[16:31]           MUX Group 2: P-DMA1_0_15 trigger multiplexer         0:15         PDMA1_TR_IN[0:15]         Triggers to P-DMA1           MUX Group 3: M-DMA0 trigger multiplexer         0:7         MDMA_TR_IN[0:7]         Triggers to M-DMA0           MUX Group 4: TCPWM0 Trigger multiplexer         0:19         TCPWM0_ALL_CNT_TR_IN[0:19]         Triggers to TCPWM0           MUX Group 5: TCPWM0_20_31 Trigger multiplexer         0:11         TCPWM0_ALL_CNT_TR_IN[20:31]         Triggers to TCPWM0           MUX Group 6: TCPWM0_32_59 Trigger Multiplexer         0:27         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer         0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync         0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           0:1         CAN0_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MUX Group 0: P-DMA0_0_15 trigger multip  | lexer                            |                                       |
| DIT   DIT | 0:15                                     | PDMA0_TR_IN[0:15]                | Triggers to P-DMA0[0:15]              |
| MUX Group 2: P-DMA1_0_15 trigger multiplexer  0:15   PDMA1_TR_IN[0:15]   Triggers to P-DMA1  MUX Group 3: M-DMA0 trigger multiplexer  0:7   MDMA_TR_IN[0:7]   Triggers to M-DMA0  MUX Group 4: TCPWM0 Trigger multiplexer  0:19   TCPWM0_ALL_CNT_TR_IN[0:19]   Triggers to TCPWM0  MUX Group 5: TCPWM0_20_31 Trigger multiplexer  0:11   TCPWM0_ALL_CNT_TR_IN[20:31]   Triggers to TCPWM0  MUX Group 6: TCPWM0_32_59 Trigger Multiplexer  0:27   TCPWM0_ALL_CNT_TR_IN[32:59]   Triggers to TCPWM0  MUX Group 7: PASSO SAR trigger multiplexer  0:3   PASS_GEN_TR_IN[0:3]   Triggers to PASSO SAR  MUX Group 8: CAN TT Sync  0:1   CAN0_TT_TR_IN[0:1]   CAN0 TT Sync Inputs  2:3   CAN1_TT_TR_IN[0:1]   CAN1 TT Sync Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MUX Group 1: P-DMA0_16_31 trigger multi  | plexer                           |                                       |
| 0:15         PDMA1_TR_IN[0:15]         Triggers to P-DMA1           MUX Group 3: M-DMA0 trigger multiplexer           0:7         MDMA_TR_IN[0:7]         Triggers to M-DMA0           MUX Group 4: TCPWM0 Trigger multiplexer           0:19         TCPWM0_ALL_CNT_TR_IN[0:19]         Triggers to TCPWM0           MUX Group 5: TCPWM0_20_31 Trigger multiplexer         Triggers to TCPWM0           MUX Group 6: TCPWM0_32_59 Trigger Multiplexer         Triggers to TCPWM0           0:27         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer         Triggers to PASSO SAR           0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           0:1         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0:15                                     | PDMA0_TR_IN[16:31]               | Triggers to P-DMA0[16:31]             |
| MUX Group 3: M-DMA0 trigger multiplexer  0:7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MUX Group 2: P-DMA1_0_15 trigger multip  | lexer                            |                                       |
| 0:7         MDMA_TR_IN[0:7]         Triggers to M-DMA0           MUX Group 4: TCPWM0 Trigger multiplexer           0:19         TCPWM0_ALL_CNT_TR_IN[0:19]         Triggers to TCPWM0           MUX Group 5: TCPWM0_20_31 Trigger multiplexer           0:11         TCPWM0_ALL_CNT_TR_IN[20:31]         Triggers to TCPWM0           MUX Group 6: TCPWM0_32_59 Trigger Multiplexer         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer         0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync         0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           0:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           0:1         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           0:1         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           0:1         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0:15                                     | PDMA1_TR_IN[0:15]                | Triggers to P-DMA1                    |
| MUX Group 4: TCPWM0 Trigger multiplexer  0:19 TCPWM0_ALL_CNT_TR_IN[0:19] Triggers to TCPWM0  MUX Group 5: TCPWM0_20_31 Trigger multiplexer  0:11 TCPWM0_ALL_CNT_TR_IN[20:31] Triggers to TCPWM0  MUX Group 6: TCPWM0_32_59 Trigger Multiplexer  0:27 TCPWM0_ALL_CNT_TR_IN[32:59] Triggers to TCPWM0  MUX Group 7: PASSO SAR trigger multiplexer  0:3 PASS_GEN_TR_IN[0:3] Triggers to PASSO SAR  MUX Group 8: CAN TT Sync  0:1 CAN0_TT_TR_IN[0:1] CAN0 TT Sync Inputs  2:3 CAN1_TT_TR_IN[0:1] CAN1 TT Sync Inputs  MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MUX Group 3: M-DMA0 trigger multiplexer  |                                  |                                       |
| 0:19         TCPWM0_ALL_CNT_TR_IN[0:19]         Triggers to TCPWM0           MUX Group 5: TCPWM0_20_31 Trigger multiplexer         Trigger sto TCPWM0           0:11         TCPWM0_ALL_CNT_TR_IN[20:31]         Triggers to TCPWM0           MUX Group 6: TCPWM0_32_59 Trigger Multiplexer         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer         Triggers to PASSO SAR           0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX         CAN1_TT_TR_IN[0:1]         CAN1_TT Sync Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0:7                                      | MDMA_TR_IN[0:7]                  | Triggers to M-DMA0                    |
| MUX Group 5: TCPWM0_20_31 Trigger multiplexer  0:11 TCPWM0_ALL_CNT_TR_IN[20:31] Triggers to TCPWM0  MUX Group 6: TCPWM0_32_59 Trigger Multiplexer  0:27 TCPWM0_ALL_CNT_TR_IN[32:59] Triggers to TCPWM0  MUX Group 7: PASSO SAR trigger multiplexer  0:3 PASS_GEN_TR_IN[0:3] Triggers to PASSO SAR  MUX Group 8: CAN TT Sync  0:1 CAN0_TT_TR_IN[0:1] CAN0 TT Sync Inputs  2:3 CAN1_TT_TR_IN[0:1] CAN1 TT Sync Inputs  MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MUX Group 4: TCPWM0 Trigger multiplexer  | r                                |                                       |
| 0:11         TCPWM0_ALL_CNT_TR_IN[20:31]         Triggers to TCPWM0           MUX Group 6: TCPWM0_32_59 Trigger Multiplexer           0:27         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer           0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync         CAN0 TT Sync Inputs           0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0:19                                     | TCPWM0_ALL_CNT_TR_IN[0:19]       | Triggers to TCPWM0                    |
| MUX Group 6: TCPWM0_32_59 Trigger Multiplexer           0:27         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASSO SAR trigger multiplexer           0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASSO SAR           MUX Group 8: CAN TT Sync           0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MUX Group 5: TCPWM0_20_31 Trigger mul    | tiplexer                         | ·                                     |
| 0:27         TCPWM0_ALL_CNT_TR_IN[32:59]         Triggers to TCPWM0           MUX Group 7: PASS0 SAR trigger multiplexer           0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASS0 SAR           MUX Group 8: CAN TT Sync           0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0:11                                     | TCPWM0_ALL_CNT_TR_IN[20:31]      | Triggers to TCPWM0                    |
| MUX Group 7: PASS0 SAR trigger multiplexer           0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASS0 SAR           MUX Group 8: CAN TT Sync           0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MUX Group 6: TCPWM0_32_59 Trigger Mult   | iplexer                          | ·                                     |
| 0:3         PASS_GEN_TR_IN[0:3]         Triggers to PASS0 SAR           MUX Group 8: CAN TT Sync         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           0:1         CAN0_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0:27                                     | TCPWM0_ALL_CNT_TR_IN[32:59]      | Triggers to TCPWM0                    |
| MUX Group 8: CAN TT Sync           0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX         CAN1 TT Sync Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MUX Group 7: PASSO SAR trigger multiplex | er                               |                                       |
| 0:1         CAN0_TT_TR_IN[0:1]         CAN0 TT Sync Inputs           2:3         CAN1_TT_TR_IN[0:1]         CAN1 TT Sync Inputs           MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0:3                                      | PASS_GEN_TR_IN[0:3]              | Triggers to PASS0 SAR                 |
| 2:3 CAN1_TT_TR_IN[0:1] CAN1 TT Sync Inputs  MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MUX Group 8: CAN TT Sync                 | •                                |                                       |
| MUX Group 9: Debug MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0:1                                      | CAN0_TT_TR_IN[0:1]               | CAN0 TT Sync Inputs                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2:3                                      | CAN1_TT_TR_IN[0:1]               | CAN1 TT Sync Inputs                   |
| 0 HSIOM_IO_OUTPUT[0] To HSIOM as an output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MUX Group 9: Debug MUX                   |                                  |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                        | HSIOM_IO_OUTPUT[0]               | To HSIOM as an output                 |
| 1 HSIOM_IO_OUTPUT[1] To HSIOM as an output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                        | HSIOM_IO_OUTPUT[1]               | To HSIOM as an output                 |
| 2:3 CTI_TR_IN[0:1] To the Cross Trigger system                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2:3                                      | CTI_TR_IN[0:1]                   | To the Cross Trigger system           |
| 4 PERI_DEBUG_FREEZE_TR_IN Signal to Freeze PERI operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4                                        | PERI_DEBUG_FREEZE_TR_IN          | Signal to Freeze PERI operation       |
| 5 PASS_DEBUG_FREEZE_TR_IN Signal to Freeze PASS0 SAR operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5                                        | PASS_DEBUG_FREEZE_TR_IN          | Signal to Freeze PASS0 SAR operation  |
| 6 SRSS_WDT_DEBUG_FREEZE_TR_IN Signal to Freeze WDT operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                        | SRSS_WDT_DEBUG_FREEZE_TR_IN      | Signal to Freeze WDT operation        |
| 7 SRSS_MCWDT_DEBUG_FREEZE_TR_IN[2] Signal to Freeze MCWDT2 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7                                        | SRSS_MCWDT_DEBUG_FREEZE_TR_IN[2] | Signal to Freeze MCWDT2 operation     |
| 8 SRSS_MCWDT_DEBUG_FREEZE_TR_IN[1] Signal to Freeze MCWDT1 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8                                        | SRSS_MCWDT_DEBUG_FREEZE_TR_IN[1] | Signal to Freeze MCWDT1 operation     |
| 9 SRSS_MCWDT_DEBUG_FREEZE_TR_IN[0] Signal to Freeze MCWDT0 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9                                        | SRSS_MCWDT_DEBUG_FREEZE_TR_IN[0] |                                       |
| 10 TCPWM0_DEBUG_FREEZE_TR_IN Signal to Freeze TCPWM0 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10                                       | TCPWM0_DEBUG_FREEZE_TR_IN        | Signal to Freeze TCPWM0 operation     |
| 12 TDM0_DEBUG_FREEZE_TR_IN Signal to Freeze TDM0 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 12                                       | TDM0_DEBUG_FREEZE_TR_IN          | Signal to Freeze TDM0 operation       |
| 13 SG0_DEBUG_FREEZE_TR_IN Signal to Freeze SG0 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 13                                       | SG0_DEBUG_FREEZE_TR_IN           | Signal to Freeze SG0 operation        |
| 14 PWM0_DEBUG_FREEZE_TR_IN Signal to Freeze PWM0 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 14                                       |                                  | Signal to Freeze PWM0 operation       |
| 15 MIXERO_DEBUG_FREEZE_TR_IN Signal to Freeze MIXERO operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 15                                       | MIXERO_DEBUG_FREEZE_TR_IN        | Signal to Freeze MIXER0 operation     |
| 16 MIXER1_DEBUG_FREEZE_TR_IN Signal to Freeze MIXER1 operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 16                                       | MIXER1_DEBUG_FREEZE_TR_IN        | Signal to Freeze MIXER1 operation     |
| 17 AUDIODACO_DEBUG_FREEZE_TR_IN Signal to Freeze AUDIO DACO operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 17                                       | AUDIODACO_DEBUG_FREEZE_TR_IN     | Signal to Freeze AUDIO DAC0 operation |
| MUX Group 10: Debug Reduction #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MUX Group 10: Debug Reduction #1         |                                  |                                       |
| 0:4 TR_GROUP9_INPUT[1:5] To main debug multiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                          | TR_GROUP9_INPUT[1:5]             | To main debug multiplexer             |
| MUX Group 11: Debug Reduction #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          | T                                |                                       |
| 0:4 TR_GROUP9_INPUT[6:10] To main debug multiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                          | TR_GROUP9_INPUT[6:10]            | To main debug multiplexer             |
| MUX Group 12: Debug Reduction #3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                          | T                                |                                       |
| 0:4 TR_GROUP9_INPUT[11:15] To main debug multiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                          |                                  | To main debug multiplexer             |
| MUX Group 13: AXI-DMA trigger multiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          | T                                |                                       |
| 0:3 AXIDMA_TR_IN[0:3] Triggers to AXI M-DMA1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0:3                                      | AXIDMA_TR_IN[0:3]                | Triggers to AXI M-DMA1                |

### Based on Arm® Cortex®-M7 dual

Triggers one-to-one



## 19 Triggers one-to-one

Table 19-1 Triggers 1:1

| Input      | Trigger In                 | Trigger Out        | Description                         |
|------------|----------------------------|--------------------|-------------------------------------|
| X Group 0  | ): CANO to P-DMAO Triggers |                    |                                     |
| 0          | CAN0_DBG_TR_OUT[0]         | PDMA0_TR_IN[32]    | CANO, Channel #0 P-DMA0 trigger     |
| 1          | CAN0_FIFO0_TR_OUT[0]       | PDMA0_TR_IN[33]    | CAN0, Channel #0 FIFO0 trigger      |
| 2          | CAN0_FIFO1_TR_OUT[0]       | PDMA0_TR_IN[34]    | CAN0, Channel #0 FIFO1 trigger      |
| 3          | CANO_DBG_TR_OUT[1]         | PDMA0_TR_IN[35]    | CAN0, Channel #1 P-DMA0 trigger     |
| 4          | CAN0_FIFO0_TR_OUT[1]       | PDMA0_TR_IN[36]    | CAN0, Channel #1 FIFO0 trigger      |
| 5          | CAN0_FIFO1_TR_OUT[1]       | PDMA0_TR_IN[37]    | CAN0, Channel #1 FIFO1 trigger      |
| 6:37       | PASS0_CH_DONE_TR_OUT[0:31] | PDMA0_TR_IN[38:69] | PASS0 SAR0 to P-DMA0 direct connect |
| 38         | SMIF0_TX_TR_OUT            | PDMA0_TR_IN[70]    | SMIF TX to P-DMA0 Trigger           |
| 39         | SMIF0_RX_TR_OUT            | PDMA0_TR_IN[71]    | SMIF RX to P-DMA0 Trigger           |
| 40:41      | CXPI0_TX_TR_OUT[0:1]       | PDMA0_TR_IN[72:73] | CXPI 0 TX P-DMA0 Triggers           |
| 42:43      | CXPIO_RX_TR_OUT[0:1]       | PDMA0_TR_IN[74:75] | CXPI 0 RX P-DMA0 Triggers           |
| JX Group 1 | : SCBx to P-DMA1 Triggers  |                    |                                     |
| 0          | SCB0_TX_TR_OUT             | PDMA1_TR_IN[16]    | SCB0 to P-DMA1 Trigger              |
| 1          | SCB0_RX_TR_OUT             | PDMA1_TR_IN[17]    | SCB0 to P-DMA1 Trigger              |
| 2          | SCB1_TX_TR_OUT             | PDMA1_TR_IN[18]    | SCB1 to P-DMA1 Trigger              |
| 3          | SCB1_RX_TR_OUT             | PDMA1_TR_IN[19]    | SCB1 to P-DMA1 Trigger              |
| 4          | SCB2_TX_TR_OUT             | PDMA1_TR_IN[20]    | SCB2 to P-DMA1 Trigger              |
| 5          | SCB2_RX_TR_OUT             | PDMA1_TR_IN[21]    | SCB2 to P-DMA1 Trigger              |
| 6          | SCB3_TX_TR_OUT             | PDMA1_TR_IN[22]    | SCB3 to P-DMA1 Trigger              |
| 7          | SCB3_RX_TR_OUT             | PDMA1_TR_IN[23]    | SCB3 to P-DMA1 Trigger              |
| 8          | SCB4_TX_TR_OUT             | PDMA1_TR_IN[24]    | SCB4 to P-DMA1 Trigger              |
| 9          | SCB4_RX_TR_OUT             | PDMA1_TR_IN[25]    | SCB4 to P-DMA1 Trigger              |
| 10         | SCB5_TX_TR_OUT             | PDMA1_TR_IN[26]    | SCB5 to P-DMA1 Trigger              |
| 11         | SCB5_RX_TR_OUT             | PDMA1_TR_IN[27]    | SCB5 to P-DMA1 Trigger              |
| 12         | SCB6_TX_TR_OUT             | PDMA1_TR_IN[28]    | SCB6 to P-DMA1 Trigger              |
| 13         | SCB6_RX_TR_OUT             | PDMA1_TR_IN[29]    | SCB6 to P-DMA1 Trigger              |
| 14         | SCB7_TX_TR_OUT             | PDMA1_TR_IN[30]    | SCB7 to P-DMA1 Trigger              |
| 15         | SCB7_RX_TR_OUT             | PDMA1_TR_IN[31]    | SCB7 to P-DMA1 Trigger              |
| 16         | SCB8_TX_TR_OUT             | PDMA1_TR_IN[32]    | SCB8 to P-DMA1 Trigger              |
| 17         | SCB8_RX_TR_OUT             | PDMA1_TR_IN[33]    | SCB8 to P-DMA1 Trigger              |
| 18         | SCB9_TX_TR_OUT             | PDMA1_TR_IN[34]    | SCB9 to P-DMA1 Trigger              |
| 19         | SCB9_RX_TR_OUT             | PDMA1_TR_IN[35]    | SCB9 to P-DMA1 Trigger              |
| 20         | SCB10_TX_TR_OUT            | PDMA1_TR_IN[36]    | SCB10 to P-DMA1 Trigger             |
| 21         | SCB10_RX_TR_OUT            | PDMA1_TR_IN[37]    | SCB10 to P-DMA1 Trigger             |
| 22         | SCB11_TX_TR_OUT            | PDMA1_TR_IN[38]    | SCB11 to P-DMA1 Trigger             |
| 23         | SCB11_RX_TR_OUT            | PDMA1_TR_IN[39]    | SCB11 to P-DMA1 Trigger             |
| 24         | CAN1_DBG_TR_OUT[0]         | PDMA1_TR_IN[40]    | CAN1 Channel #0 P-DMA1 trigger      |
| 25         | CAN1_FIFO0_TR_OUT[0]       | PDMA1_TR_IN[41]    | CAN1 Channel #0 FIFO0 trigger       |
| 26         | CAN1_FIFO1_TR_OUT[0]       | PDMA1_TR_IN[42]    | CAN1 Channel #0 FIFO1 trigger       |
| 27         | CAN1_DBG_TR_OUT[1]         | PDMA1_TR_IN[43]    | CAN1 Channel #1 P-DMA1 trigger      |
| 28         | CAN1_FIFO0_TR_OUT[1]       | PDMA1_TR_IN[44]    | CAN1 Channel #1 FIFO0 trigger       |

Note

46.Each logical channel of SAR ADC[x] can be connected to any of the SAR ADC[x]\_y external pin. (x = 0, or 1, or, 2 and y=0 to max 31).



Triggers one-to-one



Table 19-1Triggers 1:1 (continued)

| Input      | Trigger In                           | Trigger Out                 | Description                                                                        |
|------------|--------------------------------------|-----------------------------|------------------------------------------------------------------------------------|
| 29         | CAN1_FIFO1_TR_OUT[1]                 | PDMA1_TR_IN[45]             | CAN1 Channel #1 FIFO1 trigger                                                      |
| 30         | SMIF1_TX_TR_OUT                      | PDMA1_TR_IN[46]             | SMIF1 TX to P-DMA1 Trigger                                                         |
| 31         | SMIF1_RX_TR_OUT                      | PDMA1_TR_IN[47]             | SMIF1 RX to P-DMA1 Trigger                                                         |
| 32:36      | MIXER0_TR_SRC_REQ_OUT[0:4]           | PDMA1_TR_IN[48:52]          | MIXER0 to P-DMA1 trigger                                                           |
| 37         | MIXER0_TR_DST_REQ_OUT                | PDMA1_TR_IN[53]             | MIXER0 to P-DMA1 trigger                                                           |
| 38:42      | MIXER1_TR_SRC_REQ_OUT[0:4]           | PDMA1_TR_IN[54:58]          | MIXER1 to P-DMA1 trigger                                                           |
| 43         | MIXER1_TR_DST_REQ_OUT                | PDMA1_TR_IN[59]             | MIXER1 to P-DMA1 trigger                                                           |
| 44:47      | AXIDMA_TR_OUT[0:3]                   | PDMA1_TR_IN[60:63]          | AXI M-DMA1 to P-DMA1 trigger                                                       |
| 52:55      | TDM0_TX_TR_OUT[0:3]                  | PDMA1_TR_IN[68:71]          | TDM0 TX to P-DMA1 trigger                                                          |
| 56:59      | TDM0_RX_TR_OUT[0:3]                  | PDMA1_TR_IN[72:75]          | TDM0 RX to P-DMA1 trigger                                                          |
| 60:64      | SG0_TX_TR_OUT[0:4]                   | PDMA1_TR_IN[76:80]          | SG0 TX to P-DMA1 trigger                                                           |
| 65:66      | PWM0_TX_TR_OUT[0:1]                  | PDMA1_TR_IN[81:82]          | PWM0 TX to P-DMA1 trigger                                                          |
| 67         | AUDIODACO_TX_TR_OUT                  | PDMA1_TR_IN[83]             | AUDIODAC0 to P-DMA1 trigger                                                        |
| JX Group 2 | : PASS SARx to TCPWM1 direct connect | •                           | ·                                                                                  |
| 0          | PASSO_CH_RANGEVIO_TR_OUT[0]          | TCPWM0_16_ONE_CNT_TR_IN[0]  | SAR0 ch#0 <sup>[46]</sup> , range violation to TCPWM0 Group#0<br>Counter#00 trig=2 |
| 1          | PASS0_CH_RANGEVIO_TR_OUT[1]          | TCPWM0_16_ONE_CNT_TR_IN[1]  | SAR0 ch#1, range violation to TCPWM0 Group#0<br>Counter#01 trig=2                  |
| 2          | PASS0_CH_RANGEVIO_TR_OUT[2]          | TCPWM0_16_ONE_CNT_TR_IN[2]  | SAR0 ch#2, range violation to TCPWM0 Group#0<br>Counter#02 trig=2                  |
| 3          | PASSO_CH_RANGEVIO_TR_OUT[3]          | TCPWM0_16_ONE_CNT_TR_IN[3]  | SAR0 ch#3, range violation to TCPWM0 Group#0<br>Counter#03 trig=2                  |
| 4          | PASSO_CH_RANGEVIO_TR_OUT[4]          | TCPWM0_16_ONE_CNT_TR_IN[4]  | SAR0 ch#4, range violation to TCPWM0 Group#0<br>Counter#04 trig=2                  |
| 5          | PASSO_CH_RANGEVIO_TR_OUT[5]          | TCPWM0_16_ONE_CNT_TR_IN[5]  | SAR0 ch#5, range violation to TCPWM0 Group#0<br>Counter#05 trig=2                  |
| 6          | PASSO_CH_RANGEVIO_TR_OUT[6]          | TCPWM0_16_ONE_CNT_TR_IN[6]  | SAR0 ch#6, range violation to TCPWM0 Group#0<br>Counter#06 trig=2                  |
| 7          | PASSO_CH_RANGEVIO_TR_OUT[7]          | TCPWM0_16_ONE_CNT_TR_IN[7]  | SAR0 ch#7, range violation to TCPWM0 Group#0<br>Counter#07 trig=2                  |
| 8          | PASS0_CH_RANGEVIO_TR_OUT[8]          | TCPWM0_16_ONE_CNT_TR_IN[8]  | SAR0 ch#8, range violation to TCPWM0 Group#0<br>Counter#08 trig=2                  |
| 9          | PASS0_CH_RANGEVIO_TR_OUT[9]          | TCPWM0_16_ONE_CNT_TR_IN[9]  | SAR0 ch#9, range violation to TCPWM0 Group#0<br>Counter#09 trig=2                  |
| 10         | PASS0_CH_RANGEVIO_TR_OUT[10]         | TCPWM0_16_ONE_CNT_TR_IN[10] | SAR0 ch#10, range violation to TCPWM0 Group#0<br>Counter#10 trig=2                 |
| 11         | PASSO_CH_RANGEVIO_TR_OUT[11]         | TCPWM0_16_ONE_CNT_TR_IN[11] | SAR0 ch#11, range violation to TCPWM0 Group#0<br>Counter#11 trig=2                 |
| 12         | PASSO_CH_RANGEVIO_TR_OUT[12]         | TCPWM0_16_ONE_CNT_TR_IN[12] | SAR0 ch#12, range violation to TCPWM0 Group#0<br>Counter#12 trig=2                 |
| 13         | PASS0_CH_RANGEVIO_TR_OUT[13]         | TCPWM0_16_ONE_CNT_TR_IN[13] | SAR0 ch#13, range violation to TCPWM0 Group#0<br>Counter#13 trig=2                 |
| 14         | PASS0_CH_RANGEVIO_TR_OUT[14]         | TCPWM0_16_ONE_CNT_TR_IN[14] | SAR0 ch#14, range violation to TCPWM0 Group#0<br>Counter#14 trig=2                 |
| 15         | PASS0_CH_RANGEVIO_TR_OUT[15]         | TCPWM0_16_ONE_CNT_TR_IN[15] | SAR0 ch#15, range violation to TCPWM0 Group#0<br>Counter#15 trig=2                 |
| 16         | PASSO_CH_RANGEVIO_TR_OUT[16]         | TCPWM0_16_ONE_CNT_TR_IN[16] | SAR0 ch#16, range violation to TCPWM0 Group#0<br>Counter#16 trig=2                 |
| 17         | PASSO_CH_RANGEVIO_TR_OUT[17]         | TCPWM0_16_ONE_CNT_TR_IN[17] | SAR0 ch#17, range violation to TCPWM0 Group#0<br>Counter#17 trig=2                 |
| 18         | PASSO_CH_RANGEVIO_TR_OUT[18]         | TCPWM0_16_ONE_CNT_TR_IN[18] | SAR0 ch#18, range violation to TCPWM0 Group#0<br>Counter#18 trig=2                 |
| 19         | PASS0_CH_RANGEVIO_TR_OUT[19]         | TCPWM0_16_ONE_CNT_TR_IN[19] | SAR0 ch#19, range violation to TCPWM0 Group#0<br>Counter#19 trig=2                 |
| 20         | PASS0_CH_RANGEVIO_TR_OUT[20]         | TCPWM0_16M_ONE_CNT_TR_IN[0] | SAR0 ch#20, range violation to TCPWM0 Group#1<br>Counter#00 trig=2                 |
| 21         | PASSO_CH_RANGEVIO_TR_OUT[21]         | TCPWM0_16M_ONE_CNT_TR_IN[1] | SAR0 ch#21, range violation to TCPWM0 Group#1<br>Counter#01 trig=2                 |

#### Note

46.Each logical channel of SAR ADC[x] can be connected to any of the SAR ADC[x]\_y external pin. (x = 0, or 1, or, 2 and y=0 to max 31).

### Based on Arm® Cortex®-M7 dual

Triggers one-to-one



**Table 19-1** Triggers 1:1 (continued)

| Input        | Trigger In                                | Trigger Out                  | Description                                                                                     |
|--------------|-------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------|
| 22           | PASS0_CH_RANGEVIO_TR_OUT[22]              | TCPWM0_16M_ONE_CNT_TR_IN[2]  | SAR0 ch#22, range violation to TCPWM0 Group#1<br>Counter#02 trig=2                              |
| 23           | PASSO_CH_RANGEVIO_TR_OUT[23]              | TCPWM0_16M_ONE_CNT_TR_IN[3]  | SAR0 ch#23, range violation to TCPWM0 Group#1<br>Counter#03 trig=2                              |
| 24           | PASSO_CH_RANGEVIO_TR_OUT[24]              | TCPWM0_16M_ONE_CNT_TR_IN[4]  | SAR0 ch#24, range violation to TCPWM0 Group#1<br>Counter#04 trig=2                              |
| 25           | PASS0_CH_RANGEVIO_TR_OUT[25]              | TCPWM0_16M_ONE_CNT_TR_IN[5]  | SAR0 ch#25, range violation to TCPWM0 Group#1<br>Counter#05 trig=2                              |
| 26           | PASSO_CH_RANGEVIO_TR_OUT[26]              | TCPWM0_16M_ONE_CNT_TR_IN[6]  | SAR0 ch#26, range violation to TCPWM0 Group#1<br>Counter#06 trig=2                              |
| 27           | PASS0_CH_RANGEVIO_TR_OUT[27]              | TCPWM0_16M_ONE_CNT_TR_IN[7]  | SAR0 ch#27, range violation to TCPWM0 Group#1<br>Counter#07 trig=2                              |
| 28           | PASS0_CH_RANGEVIO_TR_OUT[28]              | TCPWM0_16M_ONE_CNT_TR_IN[8]  | SAR0 ch#28, range violation to TCPWM0 Group#1<br>Counter#08 trig=2                              |
| 29           | PASS0_CH_RANGEVIO_TR_OUT[29]              | TCPWM0_16M_ONE_CNT_TR_IN[9]  | SAR0 ch#29, range violation to TCPWM0 Group#1<br>Counter#09 trig=2                              |
| 30           | PASS0_CH_RANGEVIO_TR_OUT[30]              | TCPWM0_16M_ONE_CNT_TR_IN[10] | SAR0 ch#30, range violation to TCPWM0 Group#1<br>Counter#10 trig=2                              |
| 31           | PASS0_CH_RANGEVIO_TR_OUT[31]              | TCPWM0_16M_ONE_CNT_TR_IN[11] | SAR0 ch#31, range violation to TCPWM0 Group#1<br>Counter#11 trig=2                              |
| /UX Group 3  | B: TCPWM0 to PASS SARx                    | •                            | <u> </u>                                                                                        |
| 0:19         | TCPWM0_16_TR_OUT1[0:19]                   | PASSO_CH_TR_IN[0:19]         | TCPWM0 Group #0 Counter #00 through 19 (PWM0_0 to PWM0_19) to SAR0 ch#0 through SAR0 ch#19      |
| 20:31        | TCPWM0_16M_TR_OUT1[0:11]                  | PASSO_CH_TR_IN[20:31]        | TCPWM0 Group #1 Counter #00 through 11 (PWM0_M_0 to PWM0_M_11) to SAR0 ch#20 through SAR0 ch#31 |
| /IUX Group 4 | : Acknowledge triggers from P-DMA1 to CAN | V1                           |                                                                                                 |
| 0            | PDMA1_TR_OUT[40]                          | CAN1_DBG_TR_ACK[0]           | CAN1 Channel#0 P-DMA1 acknowledge                                                               |
| 1            | PDMA1_TR_OUT[43]                          | CAN1_DBG_TR_ACK[1]           | CAN1 Channel#1 P-DMA1 acknowledge                                                               |
| 4UX Group 5  | : Acknowledge triggers from P-DMA0 to CAN | 10                           |                                                                                                 |
| 0            | PDMA0_TR_OUT[32]                          | CAN0_DBG_TR_ACK[0]           | CAN0 Channel#0 P-DMA0 acknowledge                                                               |
| 1            | PDMA0_TR_OUT[35]                          | CAN0_DBG_TR_ACK[1]           | CAN0 Channel#1 P-DMA0 acknowledge                                                               |
| /UX Group 6  | s: TCPWM0 to LIN0 triggers                |                              |                                                                                                 |
| 0:1          | TCPWM0_16_TR_OUT1[24:25]                  | LIN0_CMD_TR_IN[0:1]          | TCPWM0 (Group #0 Counter #24 to #25) to LIN0                                                    |
| /UX Group 7  | r: TCPWM0_TO_CXPI (TCPWM0 to CXPI)        | •                            | ·                                                                                               |
|              |                                           |                              | TCPWM0 (Group #0 Counter #24 to #25) to CXPI0                                                   |

46.Each logical channel of SAR ADC[x] can be connected to any of the SAR ADC[x]\_y external pin. (x = 0, or 1, or, 2 and y=0 to max 31).

### Based on Arm® Cortex®-M7 dual

Peripheral clocks



## 20 Peripheral clocks

Table 20-1 Peripheral clock assignments

| Output       | Destination               | Description                  |
|--------------|---------------------------|------------------------------|
| CPUSS Root C | locks (Group 0)           |                              |
| 0            | PCLK_CPUSS_CLOCK_TRACE_IN | Trace clock                  |
| 1            | PCLK_SMARTIO7_CLOCK       | Smart I/O #7                 |
| 2            | PCLK_TCPWM0_CLOCKS0       | TCPWM0 Group #0, Counter #0  |
| 3            | PCLK_TCPWM0_CLOCKS1       | TCPWM0 Group #0, Counter #1  |
| 4            | PCLK_TCPWM0_CLOCKS2       | TCPWM0 Group #0, Counter #2  |
| 5            | PCLK_TCPWM0_CLOCKS3       | TCPWM0 Group #0, Counter #3  |
| 6            | PCLK_TCPWM0_CLOCKS4       | TCPWM0 Group #0, Counter #4  |
| 7            | PCLK_TCPWM0_CLOCKS5       | TCPWM0 Group #0, Counter #5  |
| 8            | PCLK_TCPWM0_CLOCKS6       | TCPWM0 Group #0, Counter #6  |
| 9            | PCLK_TCPWM0_CLOCKS7       | TCPWM0 Group #0, Counter #7  |
| 10           | PCLK_TCPWM0_CLOCKS8       | TCPWM0 Group #0, Counter #8  |
| 11           | PCLK_TCPWM0_CLOCKS9       | TCPWM0 Group #0, Counter #9  |
| 12           | PCLK_TCPWM0_CLOCKS10      | TCPWM0 Group #0, Counter #10 |
| 13           | PCLK_TCPWM0_CLOCKS11      | TCPWM0 Group #0, Counter #11 |
| 14           | PCLK_TCPWM0_CLOCKS12      | TCPWM0 Group #0, Counter #12 |
| 15           | PCLK_TCPWM0_CLOCKS13      | TCPWM0 Group #0, Counter #13 |
| 16           | PCLK_TCPWM0_CLOCKS14      | TCPWM0 Group #0, Counter #14 |
| 17           | PCLK_TCPWM0_CLOCKS15      | TCPWM0 Group #0, Counter #15 |
| 18           | PCLK_TCPWM0_CLOCKS16      | TCPWM0 Group #0, Counter #16 |
| 19           | PCLK_TCPWM0_CLOCKS17      | TCPWM0 Group #0, Counter #17 |
| 20           | PCLK_TCPWM0_CLOCKS18      | TCPWM0 Group #0, Counter #18 |
| 21           | PCLK_TCPWM0_CLOCKS19      | TCPWM0 Group #0, Counter #19 |
| 22           | PCLK_TCPWM0_CLOCKS20      | TCPWM0 Group #0, Counter #20 |
| 23           | PCLK_TCPWM0_CLOCKS21      | TCPWM0 Group #0, Counter #21 |
| 24           | PCLK_TCPWM0_CLOCKS22      | TCPWM0 Group #0, Counter #22 |
| 25           | PCLK_TCPWM0_CLOCKS23      | TCPWM0 Group #0, Counter #23 |
| 26           | PCLK_TCPWM0_CLOCKS24      | TCPWM0 Group #0, Counter #24 |
| 27           | PCLK_TCPWM0_CLOCKS25      | TCPWM0 Group #0, Counter #25 |
| 28           | PCLK_TCPWM0_CLOCKS26      | TCPWM0 Group #0, Counter #26 |
| 29           | PCLK_TCPWM0_CLOCKS27      | TCPWM0 Group #0, Counter #27 |
| 30           | PCLK_TCPWM0_CLOCKS28      | TCPWM0 Group #0, Counter #28 |
| 31           | PCLK_TCPWM0_CLOCKS29      | TCPWM0 Group #0, Counter #29 |
| 32           | PCLK_TCPWM0_CLOCKS30      | TCPWM0 Group #0, Counter #30 |
| 33           | PCLK_TCPWM0_CLOCKS31      | TCPWM0 Group #0, Counter #31 |
| 34           | PCLK_TCPWM0_CLOCKS32      | TCPWM0 Group #0, Counter #32 |
| 35           | PCLK_TCPWM0_CLOCKS33      | TCPWM0 Group #0, Counter #33 |
| 36           | PCLK_TCPWM0_CLOCKS34      | TCPWM0 Group #0, Counter #34 |
| 37           | PCLK_TCPWM0_CLOCKS35      | TCPWM0 Group #0, Counter #35 |

### Based on Arm® Cortex®-M7 dual

Peripheral clocks



**Table 20-1** Peripheral clock assignments (continued)

| Output | Destination           | Description                  |
|--------|-----------------------|------------------------------|
| 38     | PCLK_TCPWM0_CLOCKS36  | TCPWM0 Group #0, Counter #36 |
| 39     | PCLK_TCPWM0_CLOCKS37  | TCPWM0 Group #0, Counter #37 |
| 40     | PCLK_TCPWM0_CLOCKS256 | TCPWM0 Group #1, Counter #0  |
| 41     | PCLK_TCPWM0_CLOCKS257 | TCPWM0 Group #1, Counter #1  |
| 42     | PCLK_TCPWM0_CLOCKS258 | TCPWM0 Group #1, Counter #2  |
| 43     | PCLK_TCPWM0_CLOCKS259 | TCPWM0 Group #1, Counter #3  |
| 44     | PCLK_TCPWM0_CLOCKS260 | TCPWM0 Group #1, Counter #4  |
| 45     | PCLK_TCPWM0_CLOCKS261 | TCPWM0 Group #1, Counter #5  |
| 46     | PCLK_TCPWM0_CLOCKS262 | TCPWM0 Group #1, Counter #6  |
| 47     | PCLK_TCPWM0_CLOCKS263 | TCPWM0 Group #1, Counter #7  |
| 48     | PCLK_TCPWM0_CLOCKS264 | TCPWM0 Group #1, Counter #8  |
| 49     | PCLK_TCPWM0_CLOCKS265 | TCPWM0 Group #1, Counter #9  |
| 50     | PCLK_TCPWM0_CLOCKS266 | TCPWM0 Group #1, Counter #10 |
| 51     | PCLK_TCPWM0_CLOCKS267 | TCPWM0 Group #1, Counter #11 |
| 52     | PCLK_TCPWM0_CLOCKS512 | TCPWM0 Group #2, Counter #0  |
| 53     | PCLK_TCPWM0_CLOCKS513 | TCPWM0 Group #2, Counter #1  |
| 54     | PCLK_TCPWM0_CLOCKS514 | TCPWM0 Group #2, Counter #2  |
| 55     | PCLK_TCPWM0_CLOCKS515 | TCPWM0 Group #2, Counter #3  |
| 56     | PCLK_TCPWM0_CLOCKS516 | TCPWM0 Group #2, Counter #4  |
| 57     | PCLK_TCPWM0_CLOCKS517 | TCPWM0 Group #2, Counter #5  |
| 58     | PCLK_TCPWM0_CLOCKS518 | TCPWM0 Group #2, Counter #6  |
| 59     | PCLK_TCPWM0_CLOCKS519 | TCPWM0 Group #2, Counter #7  |
| 60     | PCLK_TCPWM0_CLOCKS520 | TCPWM0 Group #2, Counter #8  |
| 61     | PCLK_TCPWM0_CLOCKS521 | TCPWM0 Group #2, Counter #9  |
| 62     | PCLK_TCPWM0_CLOCKS522 | TCPWM0 Group #2, Counter #10 |
| 63     | PCLK_TCPWM0_CLOCKS523 | TCPWM0 Group #2, Counter #11 |
| 64     | PCLK_TCPWM0_CLOCKS524 | TCPWM0 Group #2, Counter #12 |
| 65     | PCLK_TCPWM0_CLOCKS525 | TCPWM0 Group #2, Counter #13 |
| 66     | PCLK_TCPWM0_CLOCKS526 | TCPWM0 Group #2, Counter #14 |
| 67     | PCLK_TCPWM0_CLOCKS527 | TCPWM0 Group #2, Counter #15 |
| 68     | PCLK_TCPWM0_CLOCKS528 | TCPWM0 Group #2, Counter #16 |
| 69     | PCLK_TCPWM0_CLOCKS529 | TCPWM0 Group #2, Counter #17 |
| 70     | PCLK_TCPWM0_CLOCKS530 | TCPWM0 Group #2, Counter #18 |
| 71     | PCLK_TCPWM0_CLOCKS531 | TCPWM0 Group #2, Counter #19 |
| 72     | PCLK_TCPWM0_CLOCKS532 | TCPWM0 Group #2, Counter #20 |
| 73     | PCLK_TCPWM0_CLOCKS533 | TCPWM0 Group #2, Counter #21 |
| 74     | PCLK_TCPWM0_CLOCKS534 | TCPWM0 Group #2, Counter #22 |
| 75     | PCLK_TCPWM0_CLOCKS535 | TCPWM0 Group #2, Counter #23 |
| 76     | PCLK_TCPWM0_CLOCKS536 | TCPWM0 Group #2, Counter #24 |
| 77     | PCLK_TCPWM0_CLOCKS537 | TCPWM0 Group #2, Counter #25 |
| 78     | PCLK_TCPWM0_CLOCKS538 | TCPWM0 Group #2, Counter #26 |

# Based on Arm® Cortex®-M7 dual

Peripheral clocks



**Table 20-1** Peripheral clock assignments (continued)

| Output       | Destination             | Description                  |  |
|--------------|-------------------------|------------------------------|--|
| 79           | PCLK_TCPWM0_CLOCKS539   | TCPWM0 Group #2, Counter #27 |  |
| 80           | PCLK_TCPWM0_CLOCKS540   | TCPWM0 Group #2, Counter #28 |  |
| 81           | PCLK_TCPWM0_CLOCKS541   | TCPWM0 Group #2, Counter #29 |  |
| 82           | PCLK_TCPWM0_CLOCKS542   | TCPWM0 Group #2, Counter #30 |  |
| 83           | PCLK_TCPWM0_CLOCKS543   | TCPWM0 Group #2, Counter #31 |  |
| COMM Root Cl | ocks (Group 1)          | ·                            |  |
| 0            | PCLK_CANFD0_CLOCK_CAN0  | CANO, Channel #0             |  |
| 1            | PCLK_CANFD0_CLOCK_CAN1  | CANO, Channel #1             |  |
| 2            | PCLK_CANFD1_CLOCK_CAN0  | CAN1, Channel #0             |  |
| 3            | PCLK_CANFD1_CLOCK_CAN1  | CAN1, Channel #1             |  |
| 4            | PCLK_LIN0_CLOCK_CH_EN0  | LINO, Channel #0             |  |
| 5            | PCLK_LIN0_CLOCK_CH_EN1  | LINO, Channel #1             |  |
| 6            | PCLK_CXPI0_CLOCK_CH_EN0 | CXPI0, Channel #0            |  |
| 7            | PCLK_CXPI0_CLOCK_CH_EN1 | CXPI0, Channel #1            |  |
| 8            | PCLK_SCB0_CLOCK         | SCB0                         |  |
| 9            | PCLK_SCB1_CLOCK         | SCB1                         |  |
| 10           | PCLK_SCB2_CLOCK         | SCB2                         |  |
| 11           | PCLK_SCB3_CLOCK         | SCB3                         |  |
| 12           | PCLK_SCB4_CLOCK         | SCB4                         |  |
| 13           | PCLK_SCB5_CLOCK         | SCB5                         |  |
| 14           | PCLK_SCB6_CLOCK         | SCB6                         |  |
| 15           | PCLK_SCB7_CLOCK         | SCB7                         |  |
| 16           | PCLK_SCB8_CLOCK         | SCB8                         |  |
| 17           | PCLK_SCB9_CLOCK         | SCB9                         |  |
| 18           | PCLK_SCB10_CLOCK        | SCB10                        |  |
| 19           | PCLK_SCB11_CLOCK        | SCB11                        |  |
| 20           | PCLK_PASS0_CLOCK_SAR0   | SAR0                         |  |

# Based on Arm® Cortex®-M7 dual

**Faults** 



#### 21 **Faults**

#### **Fault assignments** Table 21-1

| Fault | Source                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | CPUSS_MPU_VIO_0          | CM0+ SMPU violation DATA0[31:0]: Violating address. DATA1[0]: User read. DATA1[1]: User write. DATA1[2]: User execute. DATA1[3]: Privileged read. DATA1[4]: Privileged write. DATA1[5]: Privileged execute. DATA1[5]: Privileged execute. DATA1[5]: Privileged execute. DATA1[5]: Mon-secure. DATA1[11:8]: Master identifier. DATA1[15:12]: Protection context identifier. DATA1[31]: '0' MPU violation; '1': SMPU violation.                                                         |
| 1     | CPUSS_MPU_VIO_1          | Crypto SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2     | CPUSS_MPU_VIO_2          | P-DMA0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3     | CPUSS_MPU_VIO_3          | P-DMA1 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4     | CPUSS_MPU_VIO_4          | M-DMA0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 9     | CPUSS_MPU_VIO_9          | ETH0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11    | CPUSS_MPU_VIO_11         | AXI M-DMA1 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12    | CPUSS_MPU_VIO_12         | VIDEOSS0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13    | CPUSS_MPU_VIO_13         | CM7_1 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14    | CPUSS_MPU_VIO_14         | CM7_0 MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15    | CPUSS_MPU_VIO_15         | Test Controller MPU/SMPU violation. See CPUSS_MPU_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16    | CPUSS_CM7_0_CACHE_C_ECC  | Correctable ECC error in CM7_0 Cache memories DATA0[16:2]: location information: Tag/Data SRAM, Way, Index and line Offset, see CM7 UGRM IEBR0/DEBR0 description for details. DATA0[31]: 0=Instruction cache, 1= Data cache                                                                                                                                                                                                                                                           |
| 17    | CPUSS_CM7_0_CACHE_NC_ECC | Non Correctable ECC error in CM7_0 Cache memories. See CPUSS_CM7_0_CACHE_C_ECC description                                                                                                                                                                                                                                                                                                                                                                                            |
| 18    | CPUSS_CM7_0_TCM_C_ECC    | Correctable ECC error in CM7_0 TCM memory DATA0[23:2]: Violating address.  DATA1[7:0]: Syndrome of code word (at address offset 0x0).  DATA1[31:30]: 0= ITCM, 2=D0TCM, 3=D1TCM                                                                                                                                                                                                                                                                                                        |
| 19    | CPUSS_CM7_0_TCM_NC_ECC   | Non Correctable ECC error in CM7_0 TCM memory. See CPUSS_CM7_0_TCM_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 20    | CPUSS_CM7_1_CACHE_C_ECC  | Correctable ECC error in CM7_1 Cache memories. See CPUSS_CM7_0_CACHE_C_ECC description                                                                                                                                                                                                                                                                                                                                                                                                |
| 21    | CPUSS_CM7_1_CACHE_NC_ECC | Non Correctable ECC error in CM7_1 Cache memories. See CPUSS_CM7_0_CACHE_C_ECC description                                                                                                                                                                                                                                                                                                                                                                                            |
| 22    | CPUSS_CM7_1_TCM_C_ECC    | CPU CM7_1 TCM memory correctable ECC violation. See CPUSS_CM7_0_TCM_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                                                |
| 23    | CPUSS_CM7_1_TCM_NC_ECC   | CPU CM7_1 TCM memory non-correctable ECC violation. See CPUSS_CM7_0_TCM_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                                            |
| 24    | PERI_PERI_C_ECC          | Peripheral protection SRAM correctable ECC violation DATA0[10:0]: Violating address. DATA1[7:0]: Syndrome of SRAM word.                                                                                                                                                                                                                                                                                                                                                               |
| 25    | PERI_PERI_NC_ECC         | Peripheral protection SRAM non-correctable ECC violation                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 26    | PERI_MS_VIO_0            | CM0+ Peripheral Master Interface PPU violation DATA0[31:0]: Violating address. DATA1[0]: User read. DATA1[1]: User write. DATA1[2]: User execute. DATA1[3]: Privileged read. DATA1[3]: Privileged write. DATA1[4]: Privileged write. DATA1[5]: Privileged execute. DATA1[5]: Privileged execute. DATA1[5]: Protection context identifier. DATA1[11:8]: Master identifier. DATA1[31:28]: "0": master interface, PPU violation, "1': timeout detected, "2": bus error, other undefined. |
| 27    | PERI_MS_VIO_1            | CM7_0 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                                                                       |

# Based on Arm® Cortex®-M7 dual

**Faults** 



**Table 21-1** Fault assignments (continued)

| Fault | Source                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28    | PERI_MS_VIO_2              | CM7_1 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                             |
| 29    | PERI_MS_VIO_3              | P-DMA0 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                            |
| 30    | PERI_MS_VIO_4              | P-DMA1 Peripheral Master Interface PPU violation. See PERI_MS_VIO_0 description.                                                                                                                                                                                                                                                                                                                                            |
| 32    | PERI_GROUP_VIO_0           | Peripheral Group #0 violation. DATAO[31:0]: Violating address. DATA1[0]: User read. DATA1[1]: User write. DATA1[2]: User execute. DATA1[3]: Privileged read. DATA1[4]: Privileged write. DATA1[5]: Privileged execute. DATA1[6]: Non-secure. DATA1[1:8]: Master identifier. DATA1[1:2]: Protection context identifier. DATA1[3:28]: "0": decoder or peripheral bus error, other: undefined.                                 |
| 33    | PERI_GROUP_VIO_1           | Peripheral Group #1 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 34    | PERI_GROUP_VIO_2           | Peripheral Group #2 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 35    | PERI_GROUP_VIO_3           | Peripheral Group #3 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 36    | PERI_GROUP_VIO_4           | Peripheral Group #4 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 37    | PERI_GROUP_VIO_5           | Peripheral Group #5 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 38    | PERI_GROUP_VIO_6           | Peripheral Group #6 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 40    | PERI_GROUP_VIO_8           | Peripheral Group #8 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 41    | PERI_GROUP_VIO_9           | Peripheral Group #9 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                            |
| 42    | PERI_GROUP_VIO_10          | Peripheral Group #10 violation. See PERI_GROUP_VIO_0 description.                                                                                                                                                                                                                                                                                                                                                           |
| 48    | CPUSS_FLASHC_MAIN_BUS_ERR  | Flash controller main flash bus error FAULT_DATA0[26:0]: Violating address. Append 5'b00010 as most significant bits to derive 32-bit system address. FAULT_DATA1[11:8]: Master identifier.                                                                                                                                                                                                                                 |
| 49    | CPUSS_FLASHC_MAIN_C_ECC    | Flash controller main flash correctable ECC violation DATA[26:0]: Violating address. Append 5'b00010 as most significant bits to derive 32-bit system address. DATA1[7:0]: Syndrome of 64-bit word (at address offset 0x00). DATA1[15:8]: Syndrome of 64-bit word (at address offset 0x08). DATA1[23:16]: Syndrome of 64-bit word (at address offset 0x10). DATA1[31:24]: Syndrome of 64-bit word (at address offset 0x18). |
| 50    | CPUSS_FLASHC_MAIN_NC_ECC   | Flash controller main flash non-correctable ECC violation. See CPUSS_FLASHC_MAIN_C_ECC description.                                                                                                                                                                                                                                                                                                                         |
| 51    | CPUSS_FLASHC_WORK_BUS_ERR  | Flash controller work-flash bus error. See CPUSS_FLASHC_MAIN_BUS_ERR description.                                                                                                                                                                                                                                                                                                                                           |
| 52    | CPUSS_FLASHC_WORK_C_ECC    | Flash controller work flash correctable ECC violation. DATA0[26:0]: Violating address. Append 5'b00010 as most significant bits to derive 32-bit system address. DATA1[6:0]: Syndrome of 32-bit word.                                                                                                                                                                                                                       |
| 53    | CPUSS_FLASHC_WORK_NC_ECC   | Flash controller work-flash non-correctable ECC violation. See CPUSS_FLASHC_WORK_C_ECC description.                                                                                                                                                                                                                                                                                                                         |
| 54    | CPUSS_FLASHC_CM0_CA_C_ECC  | Flash controller CM0+ cache correctable ECC violation.  DATA0[26:0]: Violating address.  DATA1[6:0]: Syndrome of 32-bit SRAM word (at address offset 0x0).  DATA1[14:8]: Syndrome of 32-bit SRAM word (at address offset 0x4).  DATA1[22:16]: Syndrome of 32-bit SRAM word (at address offset 0x8).  DATA1[30:24]: Syndrome of 32-bit SRAM word (at address offset 0xc).                                                    |
| 55    | CPUSS_FLASHC_CM0_CA_NC_ECC | Flash controller CM0+ cache non-correctable ECC violation. See CPUSS_FLASHC_CM0_CA_C_ECC description.                                                                                                                                                                                                                                                                                                                       |
| 56    | CPUSS_FM_SRAMC_C_ECC       | Flash code storage SRAM memory correctable ECC violation: DATA0[15:0]: Address location in the eCT Flash SRAM. DATA1[6:0]: Syndrome of 32-bit SRAM word.                                                                                                                                                                                                                                                                    |
| 57    | CPUSS_FM_SRAMC_NC_ECC      | Flash code storage SRAM memory non-correctable ECC violation: See CPUSS_FM_SRAMC_C_ECC description.                                                                                                                                                                                                                                                                                                                         |
| 58    | CPUSS_RAMCO_C_ECC          | System memory controller 0 correctable ECC violation: DATA0[31:0]: Violating address. DATA1[6:0]: Syndrome of 32-bit SRAM code word.                                                                                                                                                                                                                                                                                        |

# Based on Arm® Cortex®-M7 dual

**Faults** 



#### **Table 21-1** Fault assignments (continued)

| Fault | Source              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 59    | CPUSS_RAMC0_NC_ECC  | System memory controller 0 non-correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                   |
| 60    | CPUSS_RAMC1_C_ECC   | System memory controller 1 correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                       |
| 61    | CPUSS_RAMC1_NC_ECC  | System memory controller 1 non-correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                   |
| 62    | CPUSS_RAMC2_C_ECC   | System memory controller 2 correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                       |
| 63    | CPUSS_RAMC2_NC_ECC  | System memory controller 2 non-correctable ECC violation. See CPUSS_RAMCO_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                   |
| 64    | CPUSS_CRYPTO_C_ECC  | Crypto memory correctable ECC violation. DATA0[31:0]: Violating address. DATA1[6:0]: Syndrome of Least Significant 32-bit SRAM. DATA1[14:8]: Syndrome of Most Significant 32-bit SRAM.                                                                                                                                                                                                                                                                         |
| 65    | CPUSS_CRYPTO_NC_ECC | Crypto memory non-correctable ECC violation. See CPUSS_CRYPTO_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                               |
| 66    | CPUSS_DW0_C_ECC     | P-DMA0 memory correctable ECC violation: DATA0[11:0]: Violating DW SRAM address (word address, assuming byte addressable). DATA1[6:0]: Syndrome of 32-bit SRAM code word.                                                                                                                                                                                                                                                                                      |
| 67    | CPUSS_DW0_NC_ECC    | P-DMA0 memory non-correctable ECC violation. See CPUSS_DW0_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                                  |
| 68    | CPUSS_DW1_C_ECC     | P-DMA1 memory correctable ECC violation. See CPUSS_DW0_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                                      |
| 69    | CPUSS_DW1_NC_ECC    | P-DMA1 memory non-correctable ECC violation. See CPUSS_DW0_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                                  |
| 70    | CANFD_0_CAN_C_ECC   | CANO message buffer correctable ECC violation: DATAO[15:0]: Violating address. DATAO[22:16]: ECC violating data[38:32] from MRAM. DATAO[27:24]: Master ID: 0-7 = CAN channel ID within mxttcanfd cluster, 8 = AHB I/F DATA1[31:0]: ECC violating data[31:0] from MRAM.                                                                                                                                                                                         |
| 71    | CANFD_0_CAN_NC_ECC  | CANO message buffer non-correctable ECC violation: DATA0[15:0]: Violating address. DATA0[22:16]: ECC violating data[38:32] from MRAM (not for Address Error). DATA0[27:24]: Master ID: 0-7 = CAN channel ID within mxttcanfd cluster, 8 = AHB I/F DATA0[30]: Write access, only possible for Address Error DATA0[31]: Address Error: a CAN channel did an MRAM access above MRAM_SIZE DATA1[31:0]: ECC violating data[31:0] from MRAM (not for Address Error). |
| 72    | CANFD_1_CAN_C_ECC   | CAN1 message buffer correctable ECC violation. See CANFD_0_CAN_C_ECC description.                                                                                                                                                                                                                                                                                                                                                                              |
| 73    | CANFD_1_CAN_NC_ECC  | CAN1 message buffer non-correctable ECC violation. See CANFD_0_CAN_NC_ECC description.                                                                                                                                                                                                                                                                                                                                                                         |
| 82    | VIDEOSS_0_VRPU_RD_0 | VIDEOSS Fault Reporting VRPU read 0: DATA0[31:0]: Violating address. DATA1[0]: User read. DATA1[1]: User write. DATA1[2]: User execute. DATA1[3]: Privileged read. DATA1[4]: Privileged write. DATA1[5]: Privileged execute. DATA1[6]: Non-secure. DATA1[1:8]: Master identifier of the master within mxvideoss. DATA1[15:12]: Protection context identifier. DATA1[31]: '1': VRPU violation, '0': undefined. other bits: undefined.                           |
| 83    | VIDEOSS_0_VRPU_RD_1 | VIDEOSS Fault Reporting VRPU read 1. See VIDEOSS_VRPU0 description.                                                                                                                                                                                                                                                                                                                                                                                            |
| 84    | VIDEOSS_0_VRPU_RD_2 | VIDEOSS Fault Reporting VRPU read 2. See VIDEOSS_VRPU0 description.                                                                                                                                                                                                                                                                                                                                                                                            |
| 85    | VIDEOSS_0_VRPU_RD_3 | VIDEOSS Fault Reporting VRPU read 3. See VIDEOSS_VRPU0 description.                                                                                                                                                                                                                                                                                                                                                                                            |
| 86    | VIDEOSS_0_VRPU_RD_4 | VIDEOSS Fault Reporting VRPU read 4. See VIDEOSS_VRPU0 description.                                                                                                                                                                                                                                                                                                                                                                                            |
| 87    | VIDEOSS_0_VRPU_WR_0 | VIDEOSS Fault Reporting VRPU write 0. See VIDEOSS_VRPU0 description.                                                                                                                                                                                                                                                                                                                                                                                           |
| 88    | VIDEOSS_0_VRPU_WR_1 | VIDEOSS Fault Reporting VRPU write 1. See VIDEOSS_VRPU0 description.                                                                                                                                                                                                                                                                                                                                                                                           |
| 90    | SRSS_FAULT_CSV      | Consolidated fault output for clock supervisors. Multiple CSV can detect a violation at the same time.  DATA0[15:0]: CLK_HF* root CSV violation flags.  DATA0[24]: CLK_REF CSV violation flag (reference clock for CLK_HF CSVs)  DATA0[25]: CLK_LF CSV violation flag  DATA0[26]: CLK_HVILO CSV violation flag                                                                                                                                                 |

# Based on Arm® Cortex®-M7 dual

**Faults** 



#### Fault assignments (continued) **Table 21-1**

| Fault | Source            | Description                                                                                                                                                                                                                                                                    |
|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 91    | SRSS_FAULT_SSV    | Consolidated fault output for supply supervisors. Multiple CSV can detect a violation at the same time.  DATA0[0]: BOD on VDDA_ADC  DATA[1]: OVD on VDDA_ADC  DATA[16]: LVD/HVD #1  DATA0[17]: LVD/HVD #2                                                                      |
| 92    | SRSS_FAULT_MCWDT0 | Fault output for MCWDT0 (all sub-counters) Multiple counters can detect a violation at the same time.  DATA0[0]: MCWDT sub counter 0 LOWER_LIMIT DATA0[1]: MCWDT sub counter 0 UPPER_LIMIT DATA0[2]: MCWDT sub counter 1 LOWER_LIMIT DATA0[3]: MCWDT sub counter 1 UPPER_LIMIT |
| 93    | SRSS_FAULT_MCWDT1 | Fault output for MCWDT1 (all sub-counters). See SRSS_FAULT_MCWDT0 description.                                                                                                                                                                                                 |
| 94    | SRSS_FAULT_MCWDT2 | Fault output for MCWDT2 (all sub-counters). See SRSS_FAULT_MCWDT0 description.                                                                                                                                                                                                 |

### Based on Arm® Cortex®-M7 dual

Peripheral protection unit fixed structure pairs



# 22 Peripheral protection unit fixed structure pairs

Protection pair is a pair PPU structures, a master, and a slave structure. The master structure protects the slave structure, and the slave structure protects resources such as peripheral registers, or the peripheral itself.

Refer to **Table 6-1** for the FX PPU Base address.

Table 22-1 PPU fixed structure pairs

| Pair<br>No. | PPU Fixed Structure Pair   | Address    | Size       | Description                     |
|-------------|----------------------------|------------|------------|---------------------------------|
| 0           | PERI_MAIN                  | 0x40000200 | 0x00000040 | Peripheral Interconnect main    |
| 1           | PERI_SECURE                | 0x40002000 | 0x00000004 | Peripheral interconnect secure  |
| 2           | PERI_GRO_GROUP             | 0x40004010 | 0x00000004 | Peripheral Group #0 main        |
| 3           | PERI_GR1_GROUP             | 0x40004050 | 0x00000004 | Peripheral Group #1 main        |
| 4           | PERI_GR2_GROUP             | 0x40004090 | 0x00000004 | Peripheral Group #2 main        |
| 5           | PERI_GR3_GROUP             | 0x400040C0 | 0x00000020 | Peripheral Group #3 main        |
| 6           | PERI_GR4_GROUP             | 0x40004100 | 0x00000020 | Peripheral Group #4 main        |
| 7           | PERI_GR5_GROUP             | 0x40004140 | 0x00000020 | Peripheral Group #5 main        |
| 8           | PERI_GR6_GROUP             | 0x40004180 | 0x00000020 | Peripheral Group #6 main        |
| 9           | PERI_GR8_GROUP             | 0x40004200 | 0x00000020 | Peripheral Group #8 main        |
| 10          | PERI_GR9_GROUP             | 0x40004240 | 0x00000020 | Peripheral Group #9 main        |
| 11          | PERI_GR10_GROUP            | 0x40004280 | 0x00000020 | Peripheral Group #10 main       |
| 12          | PERI_GR0_BOOT              | 0x40004020 | 0x00000004 | Peripheral Group #0 boot        |
| 13          | PERI_GR1_BOOT              | 0x40004060 | 0x00000004 | Peripheral Group #1 boot        |
| 14          | PERI_GR2_BOOT              | 0x400040A0 | 0x00000004 | Peripheral Group #2 boot        |
| 15          | PERI_GR3_BOOT              | 0x400040E0 | 0x00000004 | Peripheral Group #3 boot        |
| 16          | PERI_GR4_BOOT              | 0x40004120 | 0x00000004 | Peripheral Group #4 boot        |
| 17          | PERI_GR5_BOOT              | 0x40004160 | 0x00000004 | Peripheral Group #5 boot        |
| 18          | PERI_GR6_BOOT              | 0x400041A0 | 0x00000004 | Peripheral Group #6 boot        |
| 19          | PERI_GR8_BOOT              | 0x40004220 | 0x00000004 | Peripheral Group #8 boot        |
| 20          | PERI_GR9_BOOT              | 0x40004260 | 0x00000004 | Peripheral Group #9 boot        |
| 21          | PERI_GR10_BOOT             | 0x400042A0 | 0x00000004 | Peripheral Group #10 boot       |
| 22          | PERI_TR                    | 0x40008000 | 0x00008000 | Peripheral trigger multiplexer  |
| 23          | PERI_MS_BOOT               | 0x40030000 | 0x00001000 | Peripheral master slave boot    |
| 24          | PERI_PCLK_MAIN             | 0x40040000 | 0x00004000 | Peripheral clock main           |
| 25          | CRYPTO_MAIN                | 0x40100000 | 0x00000400 | Crypto main                     |
| 26          | CRYPTO_CRYPTO              | 0x40101000 | 0x00000800 | Crypto MMIO (Memory Mapped I/O) |
| 27          | CRYPTO_BOOT                | 0x40102000 | 0x00000100 | Crypto boot                     |
| 28          | CRYPTO_KEY0                | 0x40102100 | 0x00000004 | Crypto Key #0                   |
| 29          | CRYPTO_KEY1                | 0x40102120 | 0x00000004 | Crypto Key #1                   |
| 30          | CRYPTO_BUF                 | 0x40108000 | 0x00002000 | Crypto buffer                   |
| 31          | CPUSS_CM7_0                | 0x40200000 | 0x00000400 | CM7_0 CPU core                  |
| 32          | CPUSS_CM7_1                | 0x40200400 | 0x00000400 | CM7_1 CPU core                  |
| 33          | CPUSS_CM0                  | 0x40201000 | 0x00001000 | CM0+ CPU core                   |
| 34          | CPUSS_BOOT <sup>[47]</sup> | 0x40202000 | 0x00000200 | CPUSS boot                      |
| 35          | CPUSS_CM0_INT              | 0x40208000 | 0x00001000 | CPUSS CM0+ interrupts           |
| 26          | CPUSS_CM7_0_INT            | 0x4020A000 | 0x00001000 | CPUSS CM7_0 interrupts          |
| 36          |                            |            |            |                                 |

#### Note

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair         | Address    | Size       | Description                           |
|-------------|----------------------------------|------------|------------|---------------------------------------|
| 20          | TAULT CTRUCTO MANY               | 0 40040000 | 000000105  | COURS South Character 112             |
| 38          | FAULT_STRUCTO_MAIN               | 0x40210000 | 0x00000100 | CPUSS Fault Structure #0 main         |
| 39          | FAULT_STRUCT1_MAIN               | 0x40210100 | 0x00000100 | CPUSS Fault Structure #1 main         |
| 40          | FAULT_STRUCT2_MAIN               | 0x40210200 | 0x00000100 | CPUSS Fault Structure #2 main         |
| 41          | FAULT_STRUCT3_MAIN               | 0x40210300 | 0x00000100 | CPUSS Fault Structure #3 main         |
| 42          | IPC_STRUCTO_IPC                  | 0x40220000 | 0x00000020 | CPUSS IPC Structure #0                |
| 43          | IPC_STRUCT1_IPC                  | 0x40220020 | 0x00000020 | CPUSS IPC Structure #1                |
| 44          | IPC_STRUCT2_IPC                  | 0x40220040 | 0x00000020 | CPUSS IPC Structure #2                |
| 45          | IPC_STRUCT3_IPC                  | 0x40220060 | 0x00000020 | CPUSS IPC Structure #3                |
| 46          | IPC_STRUCT4_IPC                  | 0x40220080 | 0x00000020 | CPUSS IPC Structure #4                |
| 47          | IPC_STRUCT5_IPC                  | 0x402200A0 | 0x00000020 | CPUSS IPC Structure #5                |
| 48          | IPC_STRUCT6_IPC                  | 0x402200C0 | 0x00000020 | CPUSS IPC Structure #6                |
| 49          | IPC_STRUCT7_IPC                  | 0x402200E0 | 0x00000020 | CPUSS IPC Structure #7                |
| 50          | IPC_INTR_STRUCT0_INTR            | 0x40221000 | 0x00000010 | CPUSS IPC Interrupt Structure #0      |
| 51          | IPC_INTR_STRUCT1_INTR            | 0x40221020 | 0x00000010 | CPUSS IPC Interrupt Structure #1      |
| 52          | IPC_INTR_STRUCT2_INTR            | 0x40221040 | 0x00000010 | CPUSS IPC Interrupt Structure #2      |
| 53          | IPC_INTR_STRUCT3_INTR            | 0x40221060 | 0x00000010 | CPUSS IPC Interrupt Structure #3      |
| 54          | IPC_INTR_STRUCT4_INTR            | 0x40221080 | 0x00000010 | CPUSS IPC Interrupt Structure #4      |
| 55          | IPC_INTR_STRUCT5_INTR            | 0x402210A0 | 0x00000010 | CPUSS IPC Interrupt Structure #5      |
| 56          | IPC_INTR_STRUCT6_INTR            | 0x402210C0 | 0x00000010 | CPUSS IPC Interrupt Structure #6      |
| 57          | IPC_INTR_STRUCT7_INTR            | 0x402210E0 | 0x00000010 | CPUSS IPC Interrupt Structure #7      |
| 58          | PROT_SMPU_MAIN                   | 0x40230000 | 0x00000040 | Peripheral protection SMPU main       |
| 59          | PROT_MPU0_MAIN                   | 0x40234000 | 0x00000004 | Peripheral protection MPU #0 main     |
| 60          | PROT_MPU9_MAIN                   | 0x40236400 | 0x00000400 | Peripheral protection MPU #9 main     |
| 61          | PROT_MPU10_MAIN                  | 0x40236800 | 0x00000400 | Peripheral protection MPU #10 main    |
| 62          | PROT_MPU11_MAIN                  | 0x40236C00 | 0x00000004 | Peripheral protection MPU #11 main    |
| 63          | PROT_MPU12_MAIN                  | 0x40237000 | 0x00000400 | Peripheral protection MPU #12 main    |
| 64          | PROT_MPU13_MAIN                  | 0x40237400 | 0x00000004 | Peripheral protection MPU #13 main    |
| 65          | PROT_MPU14_MAIN                  | 0x40237800 | 0x00000004 | Peripheral protection MPU #14 main    |
| 66          | PROT_MPU15_MAIN                  | 0x40237C00 | 0x00000400 | Peripheral protection MPU #15 main    |
| 67          | FLASHC_MAIN                      | 0x40240000 | 0x00000008 | Flash controller main                 |
| 68          | FLASHC_CMD                       | 0x40240008 | 0x00000004 | Flash controller command              |
| 69          | FLASHC_DFT                       | 0x40240200 | 0x00000100 | Flash controller tests                |
| 70          | FLASHC_CM0                       | 0x40240400 | 0x00000080 | Flash controller CM0+                 |
| 71          | FLASHC_CM7_0                     | 0x402404E0 | 0x00000004 | Flash controller CM7_0                |
| 72          | FLASHC_CM7_1                     | 0x40240560 | 0x00000004 | Flash controller CM7_1                |
| 73          | FLASHC_CRYPTO                    | 0x40240580 | 0x00000004 | Flash controller Crypto               |
| 74          | FLASHC_DW0                       | 0x40240600 | 0x00000004 | Flash controller P-DMA#0              |
| 75          | FLASHC_DW1                       | 0x40240680 | 0x00000004 | Flash controller P-DMA#1              |
| 76          | FLASHC_DMAC                      | 0x40240700 | 0x00000004 | Flash controller M-DMA#0              |
| 77          | FLASHC_FlashMgmt <sup>[47]</sup> | 0x4024F000 | 0x00000080 | Flash management                      |
|             | FLASHC_MainSafety                | 0x4024F400 | 0x00000008 | Flash controller main safety          |
| 78          |                                  |            |            | · · · · · · · · · · · · · · · · · · · |

# Based on Arm® Cortex®-M7 dual

Peripheral protection unit fixed structure pairs



**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair | Address    | Size       | Description              |
|-------------|--------------------------|------------|------------|--------------------------|
| 80          | SRSS_GENERAL             | 0x40260000 | 0x00000400 | SRSS General             |
| 81          | SRSS_MAIN                | 0x40261000 | 0x00001000 | SRSS main                |
| 82          | SRSS_SECURE              | 0x40262000 | 0x00002000 | SRSS secure              |
| 83          | MCWDT0_CONFIG            | 0x40268000 | 0x00000080 | MCWDT #0 configuration   |
| 84          | MCWDT1_CONFIG            | 0x40268100 | 0x00000080 | MCWDT #1 configuration   |
| 85          | MCWDT2_CONFIG            | 0x40268200 | 0x00000080 | MCWDT #2 configuration   |
| 86          | MCWDT0_MAIN              | 0x40268080 | 0x00000040 | MCWDT #0 main            |
| 87          | MCWDT1_MAIN              | 0x40268180 | 0x00000040 | MCWDT #1 main            |
| 88          | MCWDT2_MAIN              | 0x40268280 | 0x00000040 | MCWDT #2 main            |
| 89          | WDT_CONFIG               | 0x4026C000 | 0x00000020 | System WDT configuration |
| 90          | WDT_MAIN                 | 0x4026C040 | 0x00000020 | System WDT main          |
| 91          | BACKUP_BACKUP            | 0x40270000 | 0x00010000 | SRSS backup              |
| 92          | DW0_DW                   | 0x40280000 | 0x00000100 | P-DMA#0 main             |
| 93          | DW1_DW                   | 0x40290000 | 0x00000100 | P-DMA#1 main             |
| 94          | DW0_DW_CRC               | 0x40280100 | 0x00000080 | P-DMA#0 CRC              |
| 95          | DW1_DW_CRC               | 0x40290100 | 0x00000080 | P-DMA#1 CRC              |
| 96          | DW0_CH_STRUCT0_CH        | 0x40288000 | 0x00000040 | P-DMA#0 Channel #0       |
| 97          | DW0_CH_STRUCT1_CH        | 0x40288040 | 0x00000040 | P-DMA#0 Channel #1       |
| 98          | DW0_CH_STRUCT2_CH        | 0x40288080 | 0x00000040 | P-DMA#0 Channel #2       |
| 99          | DW0_CH_STRUCT3_CH        | 0x402880C0 | 0x00000040 | P-DMA#0 Channel #3       |
| 100         | DW0_CH_STRUCT4_CH        | 0x40288100 | 0x00000040 | P-DMA#0 Channel #4       |
| 101         | DW0_CH_STRUCT5_CH        | 0x40288140 | 0x00000040 | P-DMA#0 Channel #5       |
| 102         | DW0_CH_STRUCT6_CH        | 0x40288180 | 0x00000040 | P-DMA#0 Channel #6       |
| 103         | DW0_CH_STRUCT7_CH        | 0x402881C0 | 0x00000040 | P-DMA#0 Channel #7       |
| 104         | DW0_CH_STRUCT8_CH        | 0x40288200 | 0x00000040 | P-DMA#0 Channel #8       |
| 105         | DW0_CH_STRUCT9_CH        | 0x40288240 | 0x00000040 | P-DMA#0 Channel #9       |
| 106         | DW0_CH_STRUCT10_CH       | 0x40288280 | 0x00000040 | P-DMA#0 Channel #10      |
| 107         | DW0_CH_STRUCT11_CH       | 0x402882C0 | 0x00000040 | P-DMA#0 Channel #11      |
| 108         | DW0_CH_STRUCT12_CH       | 0x40288300 | 0x00000040 | P-DMA#0 Channel #12      |
| 109         | DW0_CH_STRUCT13_CH       | 0x40288340 | 0x00000040 | P-DMA#0 Channel #13      |
| 110         | DW0_CH_STRUCT14_CH       | 0x40288380 | 0x00000040 | P-DMA#0 Channel #14      |
| 111         | DW0_CH_STRUCT15_CH       | 0x402883C0 | 0x00000040 | P-DMA#0 Channel #15      |
| 112         | DW0_CH_STRUCT16_CH       | 0x40288400 | 0x00000040 | P-DMA#0 Channel #16      |
| 113         | DW0_CH_STRUCT17_CH       | 0x40288440 | 0x00000040 | P-DMA#0 Channel #17      |
| 114         | DW0_CH_STRUCT18_CH       | 0x40288480 | 0x00000040 | P-DMA#0 Channel #18      |
| 115         | DW0_CH_STRUCT19_CH       | 0x402884C0 | 0x00000040 | P-DMA#0 Channel #19      |
| 116         | DW0_CH_STRUCT20_CH       | 0x40288500 | 0x00000040 | P-DMA#0 Channel #20      |
| 117         | DW0_CH_STRUCT21_CH       | 0x40288540 | 0x00000040 | P-DMA#0 Channel #21      |
| 118         | DW0_CH_STRUCT22_CH       | 0x40288580 | 0x00000040 | P-DMA#0 Channel #22      |
| 119         | DW0_CH_STRUCT23_CH       | 0x402885C0 | 0x00000040 | P-DMA#0 Channel #23      |
| 120         | DW0_CH_STRUCT24_CH       | 0x40288600 | 0x00000040 | P-DMA#0 Channel #24      |
| 121         | DW0_CH_STRUCT25_CH       | 0x40288640 | 0x00000040 | P-DMA#0 Channel #25      |
| 122         | DW0_CH_STRUCT26_CH       | 0x40288680 | 0x00000040 | P-DMA#0 Channel #26      |
| Note        | <del></del>              |            |            |                          |

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair | PPU Fixed Structure Pair | Address    | Size       | Description         |
|------|--------------------------|------------|------------|---------------------|
| No.  |                          |            |            | ·                   |
| 123  | DW0_CH_STRUCT27_CH       | 0x402886C0 | 0x00000040 | P-DMA#0 Channel #27 |
| 124  | DW0_CH_STRUCT28_CH       | 0x40288700 | 0x00000040 | P-DMA#0 Channel #28 |
| 125  | DW0_CH_STRUCT29_CH       | 0x40288740 | 0x00000040 | P-DMA#0 Channel #29 |
| 126  | DW0_CH_STRUCT30_CH       | 0x40288780 | 0x00000040 | P-DMA#0 Channel #30 |
| 127  | DW0_CH_STRUCT31_CH       | 0x402887C0 | 0x00000040 | P-DMA#0 Channel #31 |
| 128  | DW0_CH_STRUCT32_CH       | 0x40288800 | 0x00000040 | P-DMA#0 Channel #32 |
| 129  | DW0_CH_STRUCT33_CH       | 0x40288840 | 0x00000040 | P-DMA#0 Channel #33 |
| 130  | DW0_CH_STRUCT34_CH       | 0x40288880 | 0x00000040 | P-DMA#0 Channel #34 |
| 131  | DW0_CH_STRUCT35_CH       | 0x402888C0 | 0x00000040 | P-DMA#0 Channel #35 |
| 132  | DW0_CH_STRUCT36_CH       | 0x40288900 | 0x00000040 | P-DMA#0 Channel #36 |
| 133  | DW0_CH_STRUCT37_CH       | 0x40288940 | 0x00000040 | P-DMA#0 Channel #37 |
| 134  | DW0_CH_STRUCT38_CH       | 0x40288980 | 0x00000040 | P-DMA#0 Channel #38 |
| 135  | DW0_CH_STRUCT39_CH       | 0x402889C0 | 0x00000040 | P-DMA#0 Channel #39 |
| 136  | DW0_CH_STRUCT40_CH       | 0x40288A00 | 0x00000040 | P-DMA#0 Channel #40 |
| 137  | DW0_CH_STRUCT41_CH       | 0x40288A40 | 0x00000040 | P-DMA#0 Channel #41 |
| 138  | DW0_CH_STRUCT42_CH       | 0x40288A80 | 0x00000040 | P-DMA#0 Channel #42 |
| 139  | DW0_CH_STRUCT43_CH       | 0x40288AC0 | 0x00000040 | P-DMA#0 Channel #43 |
| 140  | DW0_CH_STRUCT44_CH       | 0x40288B00 | 0x00000040 | P-DMA#0 Channel #44 |
| 141  | DW0_CH_STRUCT45_CH       | 0x40288B40 | 0x00000040 | P-DMA#0 Channel #45 |
| 142  | DW0_CH_STRUCT46_CH       | 0x40288B80 | 0x00000040 | P-DMA#0 Channel #46 |
| 143  | DW0_CH_STRUCT47_CH       | 0x40288BC0 | 0x00000040 | P-DMA#0 Channel #47 |
| 144  | DW0_CH_STRUCT48_CH       | 0x40288C00 | 0x00000040 | P-DMA#0 Channel #48 |
| 145  | DW0_CH_STRUCT49_CH       | 0x40288C40 | 0x00000040 | P-DMA#0 Channel #49 |
| 146  | DW0_CH_STRUCT50_CH       | 0x40288C80 | 0x00000040 | P-DMA#0 Channel #50 |
| 147  | DW0_CH_STRUCT51_CH       | 0x40288CC0 | 0x00000040 | P-DMA#0 Channel #51 |
| 148  | DW0_CH_STRUCT52_CH       | 0x40288D00 | 0x00000040 | P-DMA#0 Channel #52 |
| 149  | DW0_CH_STRUCT53_CH       | 0x40288D40 | 0x00000040 | P-DMA#0 Channel #53 |
| 150  | DW0_CH_STRUCT54_CH       | 0x40288D80 | 0x00000040 | P-DMA#0 Channel #54 |
| 151  | DW0_CH_STRUCT55_CH       | 0x40288DC0 | 0x00000040 | P-DMA#0 Channel #55 |
| 152  | DW0_CH_STRUCT56_CH       | 0x40288E00 | 0x00000040 | P-DMA#0 Channel #56 |
| 153  | DW0_CH_STRUCT57_CH       | 0x40288E40 | 0x00000040 | P-DMA#0 Channel #57 |
| 154  | DW0_CH_STRUCT58_CH       | 0x40288E80 | 0x00000040 | P-DMA#0 Channel #58 |
| 155  | DW0_CH_STRUCT59_CH       | 0x40288EC0 | 0x00000040 | P-DMA#0 Channel #59 |
| 156  | DW0_CH_STRUCT60_CH       | 0x40288F00 | 0x00000040 | P-DMA#0 Channel #60 |
| 157  | DW0_CH_STRUCT61_CH       | 0x40288F40 | 0x00000040 | P-DMA#0 Channel #61 |
| 158  | DW0_CH_STRUCT62_CH       | 0x40288F80 | 0x00000040 | P-DMA#0 Channel #62 |
| 159  | DW0_CH_STRUCT63_CH       | 0x40288FC0 | 0x00000040 | P-DMA#0 Channel #63 |
| 160  | DW0_CH_STRUCT64_CH       | 0x40289000 | 0x00000040 | P-DMA#0 Channel #64 |
| 161  | DW0_CH_STRUCT65_CH       | 0x40289040 | 0x00000040 | P-DMA#0 Channel #65 |
| 162  | DW0_CH_STRUCT66_CH       | 0x40289080 | 0x00000040 | P-DMA#0 Channel #66 |
| 163  | DW0_CH_STRUCT67_CH       | 0x402890C0 | 0x00000040 | P-DMA#0 Channel #67 |
| 164  | DW0_CH_STRUCT68_CH       | 0x40289100 | 0x00000040 | P-DMA#0 Channel #68 |
| 165  | DW0_CH_STRUCT69_CH       | 0x40289140 | 0x00000040 | P-DMA#0 Channel #69 |
| Note |                          |            | <u> </u>   |                     |

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| - Dair      | I                        |            | 1          | T                   |
|-------------|--------------------------|------------|------------|---------------------|
| Pair<br>No. | PPU Fixed Structure Pair | Address    | Size       | Description         |
| 166         | DW0_CH_STRUCT70_CH       | 0x40289180 | 0x00000040 | P-DMA#0 Channel #70 |
| 167         | DW0_CH_STRUCT71_CH       | 0x402891C0 | 0x00000040 | P-DMA#0 Channel #71 |
| 168         | DW0_CH_STRUCT72_CH       | 0x40289200 | 0x00000040 | P-DMA#0 Channel #72 |
| 169         | DW0_CH_STRUCT73_CH       | 0x40289240 | 0x00000040 | P-DMA#0 Channel #73 |
| 170         | DW0_CH_STRUCT74_CH       | 0x40289280 | 0x00000040 | P-DMA#0 Channel #74 |
| 171         | DW0_CH_STRUCT75_CH       | 0x402892C0 | 0x00000040 | P-DMA#0 Channel #75 |
| 172         | DW1_CH_STRUCT0_CH        | 0x40298000 | 0x00000040 | P-DMA#1 Channel #0  |
| 173         | DW1_CH_STRUCT1_CH        | 0x40298040 | 0x00000040 | P-DMA#1 Channel #1  |
| 174         | DW1_CH_STRUCT2_CH        | 0x40298080 | 0x00000040 | P-DMA#1 Channel #2  |
| 175         | DW1_CH_STRUCT3_CH        | 0x402980C0 | 0x00000040 | P-DMA#1 Channel #3  |
| 176         | DW1_CH_STRUCT4_CH        | 0x40298100 | 0x00000040 | P-DMA#1 Channel #4  |
| 177         | DW1_CH_STRUCT5_CH        | 0x40298140 | 0x00000040 | P-DMA#1 Channel #5  |
| 178         | DW1_CH_STRUCT6_CH        | 0x40298180 | 0x00000040 | P-DMA#1 Channel #6  |
| 179         | DW1_CH_STRUCT7_CH        | 0x402981C0 | 0x00000040 | P-DMA#1 Channel #7  |
| 180         | DW1_CH_STRUCT8_CH        | 0x40298200 | 0x00000040 | P-DMA#1 Channel #8  |
| 181         | DW1_CH_STRUCT9_CH        | 0x40298240 | 0x00000040 | P-DMA#1 Channel #9  |
| 182         | DW1_CH_STRUCT10_CH       | 0x40298280 | 0x00000040 | P-DMA#1 Channel #10 |
| 183         | DW1_CH_STRUCT11_CH       | 0x402982C0 | 0x00000040 | P-DMA#1 Channel #11 |
| 184         | DW1_CH_STRUCT12_CH       | 0x40298300 | 0x00000040 | P-DMA#1 Channel #12 |
| 185         | DW1_CH_STRUCT13_CH       | 0x40298340 | 0x00000040 | P-DMA#1 Channel #13 |
| 186         | DW1_CH_STRUCT14_CH       | 0x40298380 | 0x00000040 | P-DMA#1 Channel #14 |
| 187         | DW1_CH_STRUCT15_CH       | 0x402983C0 | 0x00000040 | P-DMA#1 Channel #15 |
| 188         | DW1_CH_STRUCT16_CH       | 0x40298400 | 0x00000040 | P-DMA#1 Channel #16 |
| 189         | DW1_CH_STRUCT17_CH       | 0x40298440 | 0x00000040 | P-DMA#1 Channel #17 |
| 190         | DW1_CH_STRUCT18_CH       | 0x40298480 | 0x00000040 | P-DMA#1 Channel #18 |
| 191         | DW1_CH_STRUCT19_CH       | 0x402984C0 | 0x00000040 | P-DMA#1 Channel #19 |
| 192         | DW1_CH_STRUCT20_CH       | 0x40298500 | 0x00000040 | P-DMA#1 Channel #20 |
| 193         | DW1_CH_STRUCT21_CH       | 0x40298540 | 0x00000040 | P-DMA#1 Channel #21 |
| 194         | DW1_CH_STRUCT22_CH       | 0x40298580 | 0x00000040 | P-DMA#1 Channel #22 |
| 195         | DW1_CH_STRUCT23_CH       | 0x402985C0 | 0x00000040 | P-DMA#1 Channel #23 |
| 196         | DW1_CH_STRUCT24_CH       | 0x40298600 | 0x00000040 | P-DMA#1 Channel #24 |
| 197         | DW1_CH_STRUCT25_CH       | 0x40298640 | 0x00000040 | P-DMA#1 Channel #25 |
| 198         | DW1_CH_STRUCT26_CH       | 0x40298680 | 0x00000040 | P-DMA#1 Channel #26 |
| 199         | DW1_CH_STRUCT27_CH       | 0x402986C0 | 0x00000040 | P-DMA#1 Channel #27 |
| 200         | DW1_CH_STRUCT28_CH       | 0x40298700 | 0x00000040 | P-DMA#1 Channel #28 |
| 201         | DW1_CH_STRUCT29_CH       | 0x40298740 | 0x00000040 | P-DMA#1 Channel #29 |
| 202         | DW1_CH_STRUCT30_CH       | 0x40298780 | 0x00000040 | P-DMA#1 Channel #30 |
| 203         | DW1_CH_STRUCT31_CH       | 0x402987C0 | 0x00000040 | P-DMA#1 Channel #31 |
| 204         | DW1_CH_STRUCT32_CH       | 0x40298800 | 0x00000040 | P-DMA#1 Channel #32 |
| 205         | DW1_CH_STRUCT33_CH       | 0x40298840 | 0x00000040 | P-DMA#1 Channel #33 |
| 206         | DW1_CH_STRUCT34_CH       | 0x40298880 | 0x00000040 | P-DMA#1 Channel #34 |
| 207         | DW1_CH_STRUCT35_CH       | 0x402988C0 | 0x00000040 | P-DMA#1 Channel #35 |
| 208         | DW1_CH_STRUCT36_CH       | 0x40298900 | 0x00000040 | P-DMA#1 Channel #36 |
| Note        | <u> </u>                 | 1          | 1          | <u> </u>            |

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair    | PPU Fixed Structure Pair | Address                  | Size       | Description                             |
|---------|--------------------------|--------------------------|------------|-----------------------------------------|
| No. 209 | DW1_CH_STRUCT37_CH       | 0x40298940               | 0x00000040 | P-DMA#1 Channel #37                     |
| 210     | DW1_CH_STRUCT38_CH       | 0x40298980               | 0x00000040 | P-DMA#1 Channel #38                     |
| 210     | DW1_CH_STRUCT39_CH       | 0x402989C0               | 0x00000040 | P-DMA#1 Channel #39                     |
| 212     | DW1_CH_STRUCT40_CH       | 0x402989C0<br>0x40298A00 | 0x00000040 | P-DMA#1 Channel #40                     |
|         | DW1_CH_STRUCT41_CH       |                          | 0x00000040 | P-DMA#1 Channel #41                     |
| 213     | DW1_CH_STRUCT41_CH       | 0x40298A40<br>0x40298A80 | 0x00000040 | P-DMA#1 Channel #42                     |
|         |                          | 0x40298AC0               |            | P-DMA#1 Channel #43                     |
| 215     | DW1_CH_STRUCT43_CH       |                          | 0x00000040 | P-DMA#1 Channel #44                     |
| 216     | DW1_CH_STRUCT44_CH       | 0x40298B00               | 0x00000040 | P-DMA#1 Channel #44 P-DMA#1 Channel #45 |
| 217     | DW1_CH_STRUCT45_CH       | 0x40298B40               | 0x00000040 |                                         |
| 218     | DW1_CH_STRUCT46_CH       | 0x40298B80               | 0x00000040 | P-DMA#1 Channel #46                     |
| 219     | DW1_CH_STRUCT47_CH       | 0x40298BC0               | 0x00000040 | P-DMA#1 Channel #47                     |
| 220     | DW1_CH_STRUCT48_CH       | 0x40298C00               | 0x00000040 | P-DMA#1 Channel #48                     |
| 221     | DW1_CH_STRUCT49_CH       | 0x40298C40               | 0x00000040 | P-DMA#1 Channel #49                     |
| 222     | DW1_CH_STRUCT50_CH       | 0x40298C80               | 0x00000040 | P-DMA#1 Channel #50                     |
| 223     | DW1_CH_STRUCT51_CH       | 0x40298CC0               | 0x00000040 | P-DMA#1 Channel #51                     |
| 224     | DW1_CH_STRUCT52_CH       | 0x40298D00               | 0x00000040 | P-DMA#1 Channel #52                     |
| 225     | DW1_CH_STRUCT53_CH       | 0x40298D40               | 0x00000040 | P-DMA#1 Channel #53                     |
| 226     | DW1_CH_STRUCT54_CH       | 0x40298D80               | 0x00000040 | P-DMA#1 Channel #54                     |
| 227     | DW1_CH_STRUCT55_CH       | 0x40298DC0               | 0x00000040 | P-DMA#1 Channel #55                     |
| 228     | DW1_CH_STRUCT56_CH       | 0x40298E00               | 0x00000040 | P-DMA#1 Channel #56                     |
| 229     | DW1_CH_STRUCT57_CH       | 0x40298E40               | 0x00000040 | P-DMA#1 Channel #57                     |
| 230     | DW1_CH_STRUCT58_CH       | 0x40298E80               | 0x00000040 | P-DMA#1 Channel #58                     |
| 231     | DW1_CH_STRUCT59_CH       | 0x40298EC0               | 0x00000040 | P-DMA#1 Channel #59                     |
| 232     | DW1_CH_STRUCT60_CH       | 0x40298F00               | 0x00000040 | P-DMA#1 Channel #60                     |
| 233     | DW1_CH_STRUCT61_CH       | 0x40298F40               | 0x00000040 | P-DMA#1 Channel #61                     |
| 234     | DW1_CH_STRUCT62_CH       | 0x40298F80               | 0x00000040 | P-DMA#1 Channel #62                     |
| 235     | DW1_CH_STRUCT63_CH       | 0x40298FC0               | 0x00000040 | P-DMA#1 Channel #63                     |
| 236     | DW1_CH_STRUCT64_CH       | 0x40299000               | 0x00000040 | P-DMA#1 Channel #64                     |
| 237     | DW1_CH_STRUCT65_CH       | 0x40299040               | 0x00000040 | P-DMA#1 Channel #65                     |
| 238     | DW1_CH_STRUCT66_CH       | 0x40299080               | 0x00000040 | P-DMA#1 Channel #66                     |
| 239     | DW1_CH_STRUCT67_CH       | 0x402990C0               | 0x00000040 | P-DMA#1 Channel #67                     |
| 240     | DW1_CH_STRUCT68_CH       | 0x40299100               | 0x00000040 | P-DMA#1 Channel #68                     |
| 241     | DW1_CH_STRUCT69_CH       | 0x40299140               | 0x00000040 | P-DMA#1 Channel #69                     |
| 242     | DW1_CH_STRUCT70_CH       | 0x40299180               | 0x00000040 | P-DMA#1 Channel #70                     |
| 243     | DW1_CH_STRUCT71_CH       | 0x402991C0               | 0x00000040 | P-DMA#1 Channel #71                     |
| 244     | DW1_CH_STRUCT72_CH       | 0x40299200               | 0x00000040 | P-DMA#1 Channel #72                     |
| 245     | DW1_CH_STRUCT73_CH       | 0x40299240               | 0x00000040 | P-DMA#1 Channel #73                     |
| 246     | DW1_CH_STRUCT74_CH       | 0x40299280               | 0x00000040 | P-DMA#1 Channel #74                     |
| 247     | DW1_CH_STRUCT75_CH       | 0x402992C0               | 0x00000040 | P-DMA#1 Channel #75                     |
| 248     | DW1_CH_STRUCT76_CH       | 0x40299300               | 0x00000040 | P-DMA#1 Channel #76                     |
| 249     | DW1_CH_STRUCT77_CH       | 0x40299340               | 0x00000040 | P-DMA#1 Channel #77                     |
| 250     | DW1_CH_STRUCT78_CH       | 0x40299380               | 0x00000040 | P-DMA#1 Channel #78                     |
| 251     | DW1_CH_STRUCT79_CH       | 0x402993C0               | 0x00000040 | P-DMA#1 Channel #79                     |
| Note    | <u> </u>                 |                          | 1          | <u> </u>                                |

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair | Address    | Size       | Description                            |
|-------------|--------------------------|------------|------------|----------------------------------------|
| 252         | DW1_CH_STRUCT80_CH       | 0x40299400 | 0x00000040 | P-DMA#1 Channel #80                    |
| 253         | DW1_CH_STRUCT81_CH       | 0x40299440 | 0x00000040 | P-DMA#1 Channel #81                    |
| 254         | DW1_CH_STRUCT82_CH       | 0x40299480 | 0x00000040 | P-DMA#1 Channel #82                    |
| 255         | DW1_CH_STRUCT83_CH       | 0x402994C0 | 0x00000040 | P-DMA#1 Channel #83                    |
| 256         | DMAC_TOP                 | 0x402A0000 | 0x00000010 | M-DMA#0 main                           |
| 257         | DMAC_CH0_CH              | 0x402A1000 | 0x00000100 | M-DMA#0 Channel #0                     |
| 258         | DMAC_CH1_CH              | 0x402A1100 | 0x00000100 | M-DMA#0 Channel #1                     |
| 259         | DMAC_CH2_CH              | 0x402A1200 | 0x00000100 | M-DMA#0 Channel #2                     |
| 260         | DMAC_CH3_CH              | 0x402A1300 | 0x00000100 | M-DMA#0 Channel #3                     |
| 261         | DMAC_CH4_CH              | 0x402A1400 | 0x00000100 | M-DMA#0 Channel #4                     |
| 262         | DMAC_CH5_CH              | 0x402A1500 | 0x00000100 | M-DMA#0 Channel #5                     |
| 263         | DMAC_CH6_CH              | 0x402A1600 | 0x00000100 | M-DMA#0 Channel #6                     |
| 264         | DMAC_CH7_CH              | 0x402A1700 | 0x00000100 | M-DMA#0 Channel #7                     |
| 265         | AXI_DMAC_TOP             | 0x402B0000 | 0x00000008 | AXI M-DMA#1 main                       |
| 266         | AXI_DMAC_SEC             | 0x402B0008 | 0x00000004 | AXI M-DMA#1 active secure channels     |
| 267         | AXI_DMAC_NONSEC          | 0x402B000C | 0x00000004 | AXI M-DMA#1 active non-secure channels |
| 268         | AXI_DMAC_CH0_CH          | 0x402B1000 | 0x00000100 | AXI M-DMA#1 Channel #0                 |
| 269         | AXI_DMAC_CH1_CH          | 0x402B1100 | 0x00000100 | AXI M-DMA#1 Channel #1                 |
| 270         | AXI_DMAC_CH2_CH          | 0x402B1200 | 0x00000100 | AXI M-DMA#1 Channel #2                 |
| 271         | AXI_DMAC_CH3_CH          | 0x402B1300 | 0x00000100 | AXI M-DMA#1 Channel #3                 |
| 272         | EFUSE_CTL                | 0x402C0000 | 0x00000200 | EFUSE control                          |
| 273         | EFUSE_DATA               | 0x402C0800 | 0x00000200 | EFUSE data                             |
| 274         | DFT                      | 0x402F0000 | 0x00001000 | Built-in self test                     |
| 275         | HSIOM_PRT0_PRT           | 0x40300000 | 0x00000008 | HSIOm Port #0                          |
| 276         | HSIOM_PRT1_PRT           | 0x40300010 | 0x00000008 | HSIOm Port #1                          |
| 277         | HSIOM_PRT2_PRT           | 0x40300020 | 0x00000008 | HSIOm Port #2                          |
| 278         | HSIOM_PRT3_PRT           | 0x40300030 | 0x00000008 | HSIOm Port #3                          |
| 279         | HSIOM_PRT4_PRT           | 0x40300040 | 0x00000008 | HSIOm Port #4                          |
| 280         | HSIOM_PRT5_PRT           | 0x40300050 | 0x00000008 | HSIOm Port #5                          |
| 281         | HSIOM_PRT6_PRT           | 0x40300060 | 0x00000008 | HSIOm Port #6                          |
| 282         | HSIOM_PRT7_PRT           | 0x40300070 | 0x00000008 | HSIOm Port #7                          |
| 283         | HSIOM_PRT8_PRT           | 0x40300080 | 0x00000008 | HSIOm Port #8                          |
| 284         | HSIOM_PRT9_PRT           | 0x40300090 | 0x00000008 | HSIOm Port #9                          |
| 286         | HSIOM_PRT11_PRT          | 0x403000B0 | 0x00000008 | HSIOm Port #11                         |
| 287         | HSIOM_PRT12_PRT          | 0x403000C0 | 0x00000008 | HSIOm Port #12                         |
| 288         | HSIOM_PRT13_PRT          | 0x403000D0 | 0x00000008 | HSIOm Port #13                         |
| 289         | HSIOM_PRT14_PRT          | 0x403000E0 | 0x00000008 | HSIOm Port #14                         |
| 290         | HSIOM_PRT15_PRT          | 0x403000F0 | 0x00000008 | HSIOm Port #15                         |
| 291         | HSIOM_PRT16_PRT          | 0x40300100 | 0x00000008 | HSIOm Port #16                         |
| 292         | HSIOM_PRT17_PRT          | 0x40300110 | 0x00000008 | HSIOm Port #17                         |
| 293         | HSIOM_PRT18_PRT          | 0x40300120 | 0x00000008 | HSIOm Port #18                         |
| 294         | HSIOM_PRT19_PRT          | 0x40300130 | 0x00000008 | HSIOm Port #19                         |
| 295         | HSIOM_PRT20_PRT          | 0x40300140 | 0x00000008 | HSIOm Port #20                         |
| Note        |                          |            |            |                                        |

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair | Address    | Size       | Description                    |  |  |  |  |
|-------------|--------------------------|------------|------------|--------------------------------|--|--|--|--|
| 296         | HSIOM_PRT21_PRT          | 0x40300150 | 0x00000008 | HSIOm Port #21                 |  |  |  |  |
| 298         | HSIOM_PRT23_PRT          | 0x40300170 | 0x00000008 | HSIOm Port #23                 |  |  |  |  |
| 299         | HSIOM_PRT24_PRT          | 0x40300180 | 0x00000008 | HSIOm Port #24                 |  |  |  |  |
| 300         | HSIOM_PRT25_PRT          | 0x40300190 | 0x00000008 | HSIOm Port #25                 |  |  |  |  |
| 301         | HSIOM_PRT26_PRT          | 0x403001A0 | 0x00000008 | HSIOm Port #26                 |  |  |  |  |
| 302         | HSIOM_PRT27_PRT          | 0x403001B0 | 0x00000008 | HSIOm Port #27                 |  |  |  |  |
| 303         | HSIOM_PRT28_PRT          | 0x403001C0 | 0x00000008 | HSIOm Port #28                 |  |  |  |  |
| 304         | HSIOM_PRT29_PRT          | 0x403001D0 | 0x00000008 | HSIOm Port #29                 |  |  |  |  |
| 305         | HSIOM_PRT30_PRT          | 0x403001E0 | 0x00000008 | HSIOm Port #30                 |  |  |  |  |
| 306         | HSIOM_AMUX               | 0x40302000 | 0x00000020 | HSIOm Analog multiplexer       |  |  |  |  |
| 307         | HSIOM_MON                | 0x40302200 | 0x00000010 | HSIOm monitor                  |  |  |  |  |
| 308         | GPIO_PRTO_PRT            | 0x40310000 | 0x00000040 | GPIO_ENH Port #0               |  |  |  |  |
| 309         | GPIO_PRT1_PRT            | 0x40310080 | 0x00000040 | GPIO_STD Port #1               |  |  |  |  |
| 310         | GPIO_PRT2_PRT            | 0x40310100 | 0x00000040 | GPIO_STD Port #2               |  |  |  |  |
| 311         | GPIO_PRT3_PRT            | 0x40310180 | 0x00000040 | GPIO_STD Port #3               |  |  |  |  |
| 312         | GPIO_PRT4_PRT            | 0x40310200 | 0x00000040 | GPIO_STD Port #4               |  |  |  |  |
| 313         | GPIO_PRT5_PRT            | 0x40310280 | 0x00000040 | GPIO_STD Port #5               |  |  |  |  |
| 314         | GPIO_PRT6_PRT            | 0x40310300 | 0x00000040 | GPIO_STD Port #6               |  |  |  |  |
| 315         | GPIO_PRT7_PRT            | 0x40310380 | 0x00000040 | GPIO_STD Port #7               |  |  |  |  |
| 316         | GPIO_PRT8_PRT            | 0x40310400 | 0x00000040 | GPIO_STD Port #8               |  |  |  |  |
| 317         | GPIO_PRT9_PRT            | 0x40310480 | 0x00000040 | GPIO_SMC Port #9               |  |  |  |  |
| 319         | GPIO_PRT11_PRT           | 0x40310580 | 0x00000040 | GPIO_SMC Port #11              |  |  |  |  |
| 320         | GPIO_PRT12_PRT           | 0x40310600 | 0x00000040 | GPIO_SMC Port #12              |  |  |  |  |
| 321         | GPIO_PRT13_PRT           | 0x40310680 | 0x00000040 | HSIO_STD Port #13              |  |  |  |  |
| 322         | GPIO_PRT14_PRT           | 0x40310700 | 0x00000040 | HSIO_STD Port #14              |  |  |  |  |
| 323         | GPIO_PRT15_PRT           | 0x40310780 | 0x00000040 | HSIO_STD Port #15              |  |  |  |  |
| 324         | GPIO_PRT16_PRT           | 0x40310800 | 0x00000040 | HSIO_STD Port #16              |  |  |  |  |
| 325         | GPIO_PRT17_PRT           | 0x40310880 | 0x00000040 | HSIO_STD Port #17              |  |  |  |  |
| 326         | GPIO_PRT18_PRT           | 0x40310900 | 0x00000040 | HSIO_STD Port #18              |  |  |  |  |
| 327         | GPIO_PRT19_PRT           | 0x40310980 | 0x00000040 | HSIO_STD Port #19              |  |  |  |  |
| 328         | GPIO_PRT20_PRT           | 0x40310A00 | 0x00000040 | HSIO_STD Port #20              |  |  |  |  |
| 329         | GPIO_PRT21_PRT           | 0x40310A80 | 0x00000040 | HSIO_STD Port #21              |  |  |  |  |
| 331         | GPIO_PRT23_PRT           | 0x40310B80 | 0x00000040 | HSIO_ENH Port #23              |  |  |  |  |
| 332         | GPIO_PRT24_PRT           | 0x40310C00 | 0x00000040 | HSIO_ENH_PDIFF Port #24        |  |  |  |  |
| 333         | GPIO_PRT25_PRT           | 0x40310C80 | 0x00000040 | HSIO_ENH Port #25              |  |  |  |  |
| 334         | GPIO_PRT26_PRT           | 0x40310D00 | 0x00000040 | HSIO_ENH Port #26              |  |  |  |  |
| 335         | GPIO_PRT27_PRT           | 0x40310D80 | 0x00000040 | HSIO_ENH_PDIFF Port #27        |  |  |  |  |
| 336         | GPIO_PRT28_PRT           | 0x40310E00 | 0x00000040 | HSIO_ENH Port #28              |  |  |  |  |
| 337         | GPIO_PRT29_PRT           | 0x40310E80 | 0x00000040 | GPIO_ENH Port #29              |  |  |  |  |
| 338         | GPIO_PRT30_PRT           | 0x40310F00 | 0x00000040 | GPIO_ENH Port #30              |  |  |  |  |
| 339         | GPIO_PRT0_CFG            | 0x40310040 | 0x00000020 | GPIO_ENH Port #0 Configuration |  |  |  |  |
| 340         | GPIO_PRT1_CFG            | 0x403100C0 | 0x00000020 | GPIO_STD Port #1 Configuration |  |  |  |  |
| 341         | GPIO_PRT2_CFG            | 0x40310140 | 0x00000020 | GPIO_STD Port #2 Configuration |  |  |  |  |
| Note        | <u> </u>                 |            |            |                                |  |  |  |  |

# Based on Arm® Cortex®-M7 dual

Peripheral protection unit fixed structure pairs



**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair | Description |            |                                       |  |  |  |  |
|-------------|--------------------------|-------------|------------|---------------------------------------|--|--|--|--|
| 342         | GPIO_PRT3_CFG            | 0x403101C0  | 0x00000020 | GPIO_STD Port #3 Configuration        |  |  |  |  |
| 343         | GPIO_PRT4_CFG            | 0x40310240  | 0x00000020 | GPIO_STD Port #4 Configuration        |  |  |  |  |
| 344         | GPIO_PRT5_CFG            | 0x403102C0  | 0x00000020 | GPIO_STD Port #5 Configuration        |  |  |  |  |
| 345         | GPIO_PRT6_CFG            | 0x40310340  | 0x00000020 | GPIO_STD Port #6 Configuration        |  |  |  |  |
| 346         | GPIO_PRT7_CFG            | 0x403103C0  | 0x00000020 | GPIO_STD Port #7 Configuration        |  |  |  |  |
| 347         | GPIO_PRT8_CFG            | 0x40310440  | 0x00000020 | GPIO_STD Port #8 Configuration        |  |  |  |  |
| 348         | GPIO_PRT9_CFG            | 0x403104C0  | 0x00000020 | GPIO_SMC Port #9 Configuration        |  |  |  |  |
| 350         | GPIO_PRT11_CFG           | 0x403105C0  | 0x00000020 | GPIO_SMC Port #11 Configuration       |  |  |  |  |
| 351         | GPIO_PRT12_CFG           | 0x40310640  | 0x00000020 | GPIO_SMC Port #12 Configuration       |  |  |  |  |
| 352         | GPIO_PRT13_CFG           | 0x403106C0  | 0x00000020 | HSIO_STD Port #13 Configuration       |  |  |  |  |
| 353         | GPIO_PRT14_CFG           | 0x40310740  | 0x00000020 | HSIO_STD Port #14 Configuration       |  |  |  |  |
| 354         | GPIO_PRT15_CFG           | 0x403107C0  | 0x00000040 | HSIO_STD Port #15 Configuration       |  |  |  |  |
| 355         | GPIO_PRT16_CFG           | 0x40310840  | 0x00000040 | HSIO_STD Port #16 Configuration       |  |  |  |  |
| 356         | GPIO_PRT17_CFG           | 0x403108C0  | 0x00000040 | HSIO_STD Port #17 Configuration       |  |  |  |  |
| 357         | GPIO_PRT18_CFG           | 0x40310940  | 0x00000040 | HSIO_STD Port #18 Configuration       |  |  |  |  |
| 358         | GPIO_PRT19_CFG           | 0x403109C0  | 0x00000040 | HSIO_STD Port #19 Configuration       |  |  |  |  |
| 359         | GPIO_PRT20_CFG           | 0x40310A40  | 0x00000040 | HSIO_STD Port #20 Configuration       |  |  |  |  |
| 360         | GPIO_PRT21_CFG           | 0x40310AC0  | 0x00000040 | HSIO_STD Port #21 Configuration       |  |  |  |  |
| 362         | GPIO_PRT23_CFG           | 0x40310BC0  | 0x00000040 | HSIO_ENH Port #23 Configuration       |  |  |  |  |
| 363         | GPIO_PRT24_CFG           | 0x40310C40  | 0x00000040 | HSIO_ENH_PDIFF Port #24 Configuration |  |  |  |  |
| 364         | GPIO_PRT25_CFG           | 0x40310CC0  | 0x00000040 | HSIO_ENH Port #25 Configuration       |  |  |  |  |
| 365         | GPIO_PRT26_CFG           | 0x40310D40  | 0x00000040 | HSIO_ENH Port #26 Configuration       |  |  |  |  |
| 366         | GPIO_PRT27_CFG           | 0x40310DC0  | 0x00000040 | HSIO_ENH_PDIFF Port #27 Configuration |  |  |  |  |
| 367         | GPIO_PRT28_CFG           | 0x40310E40  | 0x00000040 | HSIO_ENH Port #28 Configuration       |  |  |  |  |
| 368         | GPIO_PRT29_CFG           | 0x40310EC0  | 0x00000020 | GPIO_ENH Port #29 Configuration       |  |  |  |  |
| 369         | GPIO_PRT30_CFG           | 0x40310F40  | 0x00000020 | GPIO_ENH Port #30 Configuration       |  |  |  |  |
| 370         | GPIO_GPIO                | 0x40314000  | 0x00000040 | GPIO main                             |  |  |  |  |
| 371         | GPIO_TEST                | 0x40315000  | 0x00000008 | GPIO test                             |  |  |  |  |
| 372         | SMARTIO_PRT7_PRT         | 0x40320700  | 0x00000100 | SMART I/O #7                          |  |  |  |  |
| 373         | TCPWM0_GRP0_CNT0_CNT     | 0x40380000  | 0x00000080 | TCPWM#0 Group #0, Counter #0          |  |  |  |  |
| 374         | TCPWM0_GRP0_CNT1_CNT     | 0x40380080  | 0x00000080 | TCPWM#0 Group #0, Counter #1          |  |  |  |  |
| 375         | TCPWM0_GRP0_CNT2_CNT     | 0x40380100  | 0x00000080 | TCPWM#0 Group #0, Counter #2          |  |  |  |  |
| 376         | TCPWM0_GRP0_CNT3_CNT     | 0x40380180  | 0x00000080 | TCPWM#0 Group #0, Counter #3          |  |  |  |  |
| 377         | TCPWM0_GRP0_CNT4_CNT     | 0x40380200  | 0x00000080 | TCPWM#0 Group #0, Counter #4          |  |  |  |  |
| 378         | TCPWM0_GRP0_CNT5_CNT     | 0x40380280  | 0x00000080 | TCPWM#0 Group #0, Counter #5          |  |  |  |  |
| 379         | TCPWM0_GRP0_CNT6_CNT     | 0x40380300  | 0x00000080 | TCPWM#0 Group #0, Counter #6          |  |  |  |  |
| 380         | TCPWM0_GRP0_CNT7_CNT     | 0x40380380  | 0x00000080 | TCPWM#0 Group #0, Counter #7          |  |  |  |  |
| 381         | TCPWM0_GRP0_CNT8_CNT     | 0x40380400  | 0x00000080 | TCPWM#0 Group #0, Counter #8          |  |  |  |  |
| 382         | TCPWM0_GRP0_CNT9_CNT     | 0x40380480  | 0x00000080 | TCPWM#0 Group #0, Counter #9          |  |  |  |  |
| 383         | TCPWM0_GRP0_CNT10_CNT    | 0x40380500  | 0x00000080 | TCPWM#0 Group #0, Counter #10         |  |  |  |  |
| 384         | TCPWM0_GRP0_CNT11_CNT    | 0x40380580  | 0x00000080 | TCPWM#0 Group #0, Counter #11         |  |  |  |  |
| 385         | TCPWM0_GRP0_CNT12_CNT    | 0x40380600  | 0x00000080 | TCPWM#0 Group #0, Counter #12         |  |  |  |  |
| 386         | TCPWM0_GRP0_CNT13_CNT    | 0x40380680  | 0x00000080 | TCPWM#0 Group #0, Counter #13         |  |  |  |  |





Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair | Address    | Size       | Description                   |  |  |  |  |
|-------------|--------------------------|------------|------------|-------------------------------|--|--|--|--|
| 387         | TCPWM0_GRP0_CNT14_CNT    | 0x40380700 | 0x00000080 | TCPWM#0 Group #0, Counter #14 |  |  |  |  |
| 388         | TCPWM0_GRP0_CNT15_CNT    | 0x40380780 | 0x00000080 | TCPWM#0 Group #0, Counter #15 |  |  |  |  |
| 389         | TCPWM0_GRP0_CNT16_CNT    | 0x40380800 | 0x00000080 | TCPWM#0 Group #0, Counter #16 |  |  |  |  |
| 390         | TCPWM0_GRP0_CNT17_CNT    | 0x40380880 | 0x00000080 | TCPWM#0 Group #0, Counter #17 |  |  |  |  |
| 391         | TCPWM0_GRP0_CNT18_CNT    | 0x40380900 | 0x00000080 | TCPWM#0 Group #0, Counter #18 |  |  |  |  |
| 392         | TCPWM0_GRP0_CNT19_CNT    | 0x40380980 | 0x00000080 | TCPWM#0 Group #0, Counter #19 |  |  |  |  |
| 393         | TCPWM0_GRP0_CNT20_CNT    | 0x40380A00 | 0x00000080 | TCPWM#0 Group #0, Counter #20 |  |  |  |  |
| 394         | TCPWM0_GRP0_CNT21_CNT    | 0x40380A80 | 0x00000080 | TCPWM#0 Group #0, Counter #21 |  |  |  |  |
| 395         | TCPWM0_GRP0_CNT22_CNT    | 0x40380B00 | 0x00000080 | TCPWM#0 Group #0, Counter #22 |  |  |  |  |
| 396         | TCPWM0_GRP0_CNT23_CNT    | 0x40380B80 | 0x00000080 | TCPWM#0 Group #0, Counter #23 |  |  |  |  |
| 397         | TCPWM0_GRP0_CNT24_CNT    | 0x40380C00 | 0x00000080 | TCPWM#0 Group #0, Counter #24 |  |  |  |  |
| 398         | TCPWM0_GRP0_CNT25_CNT    | 0x40380C80 | 0x00000080 | TCPWM#0 Group #0, Counter #25 |  |  |  |  |
| 399         | TCPWM0_GRP0_CNT26_CNT    | 0x40380D00 | 0x00000080 | TCPWM#0 Group #0, Counter #26 |  |  |  |  |
| 400         | TCPWM0_GRP0_CNT27_CNT    | 0x40380D80 | 0x00000080 | TCPWM#0 Group #0, Counter #27 |  |  |  |  |
| 401         | TCPWM0_GRP0_CNT28_CNT    | 0x40380E00 | 0x00000080 | TCPWM#0 Group #0, Counter #28 |  |  |  |  |
| 402         | TCPWM0_GRP0_CNT29_CNT    | 0x40380E80 | 0x00000080 | TCPWM#0 Group #0, Counter #29 |  |  |  |  |
| 403         | TCPWM0_GRP0_CNT30_CNT    | 0x40380F00 | 0x00000080 | TCPWM#0 Group #0, Counter #30 |  |  |  |  |
| 404         | TCPWM0_GRP0_CNT31_CNT    | 0x40380F80 | 0x00000080 | TCPWM#0 Group #0, Counter #31 |  |  |  |  |
| 405         | TCPWM0_GRP0_CNT32_CNT    | 0x40381000 | 0x00000080 | TCPWM#0 Group #0, Counter #32 |  |  |  |  |
| 406         | TCPWM0_GRP0_CNT33_CNT    | 0x40381080 | 0x00000080 | TCPWM#0 Group #0, Counter #33 |  |  |  |  |
| 407         | TCPWM0_GRP0_CNT34_CNT    | 0x40381100 | 0x00000080 | TCPWM#0 Group #0, Counter #34 |  |  |  |  |
| 408         | TCPWM0_GRP0_CNT35_CNT    | 0x40381180 | 0x00000080 | TCPWM#0 Group #0, Counter #35 |  |  |  |  |
| 409         | TCPWM0_GRP0_CNT36_CNT    | 0x40381200 | 0x00000080 | TCPWM#0 Group #0, Counter #36 |  |  |  |  |
| 410         | TCPWM0_GRP0_CNT37_CNT    | 0x40381280 | 0x00000080 | TCPWM#0 Group #0, Counter #37 |  |  |  |  |
| 411         | TCPWM0_GRP1_CNT0_CNT     | 0x40388000 | 0x00000080 | TCPWM#0 Group #1, Counter #0  |  |  |  |  |
| 412         | TCPWM0_GRP1_CNT1_CNT     | 0x40388080 | 0x00000080 | TCPWM#0 Group #1, Counter #1  |  |  |  |  |
| 413         | TCPWM0_GRP1_CNT2_CNT     | 0x40388100 | 0x00000080 | TCPWM#0 Group #1, Counter #2  |  |  |  |  |
| 414         | TCPWM0_GRP1_CNT3_CNT     | 0x40388180 | 0x00000080 | TCPWM#0 Group #1, Counter #3  |  |  |  |  |
| 415         | TCPWM0_GRP1_CNT4_CNT     | 0x40388200 | 0x00000080 | TCPWM#0 Group #1, Counter #4  |  |  |  |  |
| 416         | TCPWM0_GRP1_CNT5_CNT     | 0x40388280 | 0x00000080 | TCPWM#0 Group #1, Counter #5  |  |  |  |  |
| 417         | TCPWM0_GRP1_CNT6_CNT     | 0x40388300 | 0x00000080 | TCPWM#0 Group #1, Counter #6  |  |  |  |  |
| 418         | TCPWM0_GRP1_CNT7_CNT     | 0x40388380 | 0x00000080 | TCPWM#0 Group #1, Counter #7  |  |  |  |  |
| 419         | TCPWM0_GRP1_CNT8_CNT     | 0x40388400 | 0x00000080 | TCPWM#0 Group #1, Counter #8  |  |  |  |  |
| 420         | TCPWM0_GRP1_CNT9_CNT     | 0x40388480 | 0x00000080 | TCPWM#0 Group #1, Counter #9  |  |  |  |  |
| 421         | TCPWM0_GRP1_CNT10_CNT    | 0x40388500 | 0x00000080 | TCPWM#0 Group #1, Counter #10 |  |  |  |  |
| 422         | TCPWM0_GRP1_CNT11_CNT    | 0x40388580 | 0x00000080 | TCPWM#0 Group #1, Counter #11 |  |  |  |  |
| 423         | TCPWM0_GRP2_CNT0_CNT     | 0x40390000 | 0x00000080 | TCPWM#0 Group #2, Counter #0  |  |  |  |  |
| 424         | TCPWM0_GRP2_CNT1_CNT     | 0x40390080 | 0x00000080 | TCPWM#0 Group #2, Counter #1  |  |  |  |  |
| 425         | TCPWM0_GRP2_CNT2_CNT     | 0x40390100 | 0x00000080 | TCPWM#0 Group #2, Counter #2  |  |  |  |  |
| 426         | TCPWM0_GRP2_CNT3_CNT     | 0x40390180 | 0x00000080 | TCPWM#0 Group #2, Counter #3  |  |  |  |  |
| 427         | TCPWM0_GRP2_CNT4_CNT     | 0x40390200 | 0x00000080 | TCPWM#0 Group #2, Counter #4  |  |  |  |  |
| 428         | TCPWM0_GRP2_CNT5_CNT     | 0x40390280 | 0x00000080 | TCPWM#0 Group #2, Counter #5  |  |  |  |  |
| 429         | TCPWM0_GRP2_CNT6_CNT     | 0x40390300 | 0x00000080 | 1 /                           |  |  |  |  |

# Based on Arm® Cortex®-M7 dual





**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair | Address    | Size       | Description                   |  |  |
|-------------|--------------------------|------------|------------|-------------------------------|--|--|
| 430         | TCPWM0_GRP2_CNT7_CNT     | 0x40390380 | 0x00000080 | TCPWM#0 Group #2, Counter #7  |  |  |
| 431         | TCPWM0_GRP2_CNT8_CNT     | 0x40390400 | 0x00000080 | TCPWM#0 Group #2, Counter #8  |  |  |
| 432         | TCPWM0_GRP2_CNT9_CNT     | 0x40390480 | 0x00000080 | TCPWM#0 Group #2, Counter #9  |  |  |
| 433         | TCPWM0_GRP2_CNT10_CNT    | 0x40390500 | 0x00000080 | TCPWM#0 Group #2, Counter #10 |  |  |
| 434         | TCPWM0_GRP2_CNT11_CNT    | 0x40390580 | 0x00000080 | TCPWM#0 Group #2, Counter #11 |  |  |
| 435         | TCPWM0_GRP2_CNT12_CNT    | 0x40390600 | 0x00000080 | TCPWM#0 Group #2, Counter #12 |  |  |
| 436         | TCPWM0_GRP2_CNT13_CNT    | 0x40390680 | 0x00000080 | TCPWM#0 Group #2, Counter #13 |  |  |
| 437         | TCPWM0_GRP2_CNT14_CNT    | 0x40390700 | 0x00000080 | TCPWM#0 Group #2, Counter #14 |  |  |
| 438         | TCPWM0_GRP2_CNT15_CNT    | 0x40390780 | 0x00000080 | TCPWM#0 Group #2, Counter #15 |  |  |
| 439         | TCPWM0_GRP2_CNT16_CNT    | 0x40390800 | 0x00000080 | TCPWM#0 Group #2, Counter #16 |  |  |
| 440         | TCPWM0_GRP2_CNT17_CNT    | 0x40390880 | 0x00000080 | TCPWM#0 Group #2, Counter #17 |  |  |
| 441         | TCPWM0_GRP2_CNT18_CNT    | 0x40390900 | 0x00000080 | TCPWM#0 Group #2, Counter #18 |  |  |
| 442         | TCPWM0_GRP2_CNT19_CNT    | 0x40390980 | 0x00000080 | TCPWM#0 Group #2, Counter #19 |  |  |
| 443         | TCPWM0_GRP2_CNT20_CNT    | 0x40390A00 | 0x00000080 | TCPWM#0 Group #2, Counter #20 |  |  |
| 444         | TCPWM0_GRP2_CNT21_CNT    | 0x40390A80 | 0x00000080 | TCPWM#0 Group #2, Counter #21 |  |  |
| 445         | TCPWM0_GRP2_CNT22_CNT    | 0x40390B00 | 0x00000080 | TCPWM#0 Group #2, Counter #22 |  |  |
| 446         | TCPWM0_GRP2_CNT23_CNT    | 0x40390B80 | 0x00000080 | TCPWM#0 Group #2, Counter #23 |  |  |
| 447         | TCPWM0_GRP2_CNT24_CNT    | 0x40390C00 | 0x00000080 | TCPWM#0 Group #2, Counter #24 |  |  |
| 448         | TCPWM0_GRP2_CNT25_CNT    | 0x40390C80 | 0x00000080 | TCPWM#0 Group #2, Counter #25 |  |  |
| 449         | TCPWM0_GRP2_CNT26_CNT    | 0x40390D00 | 0x00000080 | TCPWM#0 Group #2, Counter #26 |  |  |
| 450         | TCPWM0_GRP2_CNT27_CNT    | 0x40390D80 | 0x00000080 | TCPWM#0 Group #2, Counter #27 |  |  |
| 451         | TCPWM0_GRP2_CNT28_CNT    | 0x40390E00 | 0x00000080 | TCPWM#0 Group #2, Counter #28 |  |  |
| 452         | TCPWM0_GRP2_CNT29_CNT    | 0x40390E80 | 0x00000080 | TCPWM#0 Group #2, Counter #29 |  |  |
| 453         | TCPWM0_GRP2_CNT30_CNT    | 0x40390F00 | 0x00000080 | TCPWM#0 Group #2, Counter #30 |  |  |
| 454         | TCPWM0_GRP2_CNT31_CNT    | 0x40390F80 | 0x00000080 | TCPWM#0 Group #2, Counter #31 |  |  |
| 455         | EVTGEN0                  | 0x403F0000 | 0x00001000 | Event generator #0            |  |  |
| 456         | SMIF0_MAIN               | 0x40400000 | 0x00040000 | Serial Memory Interface #0    |  |  |
| 457         | ЕТНО                     | 0x40480000 | 0x00010000 | Ethernet#0                    |  |  |
| 458         | LIN0_MAIN                | 0x40500000 | 0x00000008 | LIN#0, main                   |  |  |
| 459         | LIN0_CH0_CH              | 0x40508000 | 0x00000100 | LIN#0, Channel #0             |  |  |
| 460         | LIN0_CH1_CH              | 0x40508100 | 0x00000100 | LIN#0, Channel #1             |  |  |
| 461         | CXPI0_MAIN               | 0x40510000 | 0x00000008 | CXPI#0, main                  |  |  |
| 462         | CXPI0_CH0_CH             | 0x40518000 | 0x00000100 | CXPI#0, Channel #0            |  |  |
| 463         | CXPI0_CH1_CH             | 0x40518100 | 0x00000100 | CXPI#0, Channel #1            |  |  |
| 464         | CANFD0_CH0_CH            | 0x40520000 | 0x00000200 | CAN#0, Channel #0             |  |  |
| 465         | CANFD0_CH1_CH            | 0x40520200 | 0x00000200 | CAN#0, Channel #1             |  |  |
| 466         | CANFD1_CH0_CH            | 0x40540000 | 0x00000200 | CAN#1, Channel #0             |  |  |
| 467         | CANFD1_CH1_CH            | 0x40540200 | 0x00000200 | CAN#1, Channel #1             |  |  |
| 468         | CANFD0_MAIN              | 0x40521000 | 0x00000100 | CAN#0 main                    |  |  |
| 469         | CANFD1_MAIN              | 0x40541000 | 0x00000100 | CAN#1 main                    |  |  |
| 470         | CANFD0_BUF               | 0x40530000 | 0x00010000 | CAN#0 buffer                  |  |  |
| 471         | CANFD1_BUF               | 0x40550000 | 0x00010000 | CAN#1 buffer                  |  |  |
| 472         | SCB0                     | 0x40600000 | 0x00010000 | Serial Communication Block#0  |  |  |
|             | l .                      | -1         | 1          | 1                             |  |  |

Peripheral protection unit fixed structure pairs





**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair          | Address    | Size       | Description                   |  |  |  |
|-------------|-----------------------------------|------------|------------|-------------------------------|--|--|--|
| 473         | SCB1                              | 0x40610000 | 0x00010000 | Serial Communication Block#1  |  |  |  |
| 474         | SCB2                              | 0x40620000 | 0x00010000 | Serial Communication Block#2  |  |  |  |
| 475         | SCB3                              | 0x40630000 | 0x00010000 | Serial Communication Block#3  |  |  |  |
| 476         | SCB4                              | 0x40640000 | 0x00010000 | Serial Communication Block#4  |  |  |  |
| 477         | SCB5                              | 0x40650000 | 0x00010000 | Serial Communication Block#5  |  |  |  |
| 478         | SCB6                              | 0x40660000 | 0x00010000 | Serial Communication Block#6  |  |  |  |
| 479         | SCB7                              | 0x40670000 | 0x00010000 | Serial Communication Block#7  |  |  |  |
| 480         | SCB8                              | 0x40680000 | 0x00010000 | Serial Communication Block#8  |  |  |  |
| 481         | SCB9                              | 0x40690000 | 0x00010000 | Serial Communication Block#9  |  |  |  |
| 482         | SCB10                             | 0x406A0000 | 0x00010000 | Serial Communication Block#10 |  |  |  |
| 483         | SCB11                             | 0x406B0000 | 0x00010000 | Serial Communication Block#11 |  |  |  |
| 484         | TDM0_TDM_STRUCT0_TDM_TX_STRUCT_TX | 0x40818000 | 0x00000100 | TDM#0 TX Structure #0         |  |  |  |
| 485         | TDM0_TDM_STRUCT1_TDM_TX_STRUCT_TX | 0x40818200 | 0x00000100 | TDM#0 TX Structure #1         |  |  |  |
| 486         | TDM0_TDM_STRUCT2_TDM_TX_STRUCT_TX | 0x40818400 | 0x00000100 | TDM#0 TX Structure #2         |  |  |  |
| 487         | TDM0_TDM_STRUCT3_TDM_TX_STRUCT_TX | 0x40818600 | 0x00000100 | TDM#0 TX Structure #3         |  |  |  |
| 488         | TDM0_TDM_STRUCT0_TDM_RX_STRUCT_RX | 0x40818100 | 0x00000100 | TDM#0 RX Structure #0         |  |  |  |
| 489         | TDM0_TDM_STRUCT1_TDM_RX_STRUCT_RX | 0x40818300 | 0x00000100 | TDM#0 RX Structure #1         |  |  |  |
| 490         | TDM0_TDM_STRUCT2_TDM_RX_STRUCT_RX | 0x40818500 | 0x00000100 | TDM#0 RX Structure #2         |  |  |  |
| 491         | TDM0_TDM_STRUCT3_TDM_RX_STRUCT_RX | 0x40818700 | 0x00000100 | TDM#0 RX Structure #3         |  |  |  |
| 492         | SG0_SG_STRUCT0_TX                 | 0x40828000 | 0x00000100 | SG#0 TX Structure #0          |  |  |  |
| 493         | SG0_SG_STRUCT1_TX                 | 0x40828100 | 0x00000100 | SG#0 TX Structure #1          |  |  |  |
| 494         | SG0_SG_STRUCT2_TX                 | 0x40828200 | 0x00000100 | SG#0 TX Structure #2          |  |  |  |
| 495         | SG0_SG_STRUCT3_TX                 | 0x40828300 | 0x00000100 | SG#0 TX Structure #3          |  |  |  |
| 496         | SG0_SG_STRUCT4_TX                 | 0x40828400 | 0x00000100 | SG#0 TX Structure #4          |  |  |  |
| 497         | PWM0_MAIN                         | 0x40830000 | 0x00000010 | PWM#0 Main                    |  |  |  |
| 498         | PWM0_TX0_TX                       | 0x40838000 | 0x00000100 | PWM#0 TX0                     |  |  |  |
| 499         | PWM0_TX1_TX                       | 0x40838100 | 0x00000100 | PWM#0 TX1                     |  |  |  |
| 500         | DACO_MAIN                         | 0x40840000 | 0x00000100 | DAC#0 Main                    |  |  |  |
| 501         | MIXERO_MIXER_SRC_STRUCTO_SRC      | 0x40888000 | 0x00000100 | MIXER#0 Source Structure #0   |  |  |  |
| 502         | MIXERO_MIXER_SRC_STRUCT1_SRC      | 0x40888100 | 0x00000100 | MIXER#0 Source Structure #1   |  |  |  |
| 503         | MIXERO_MIXER_SRC_STRUCT2_SRC      | 0x40888200 | 0x00000100 | MIXER#0 Source Structure #2   |  |  |  |
| 504         | MIXERO_MIXER_SRC_STRUCT3_SRC      | 0x40888300 | 0x00000100 | MIXER#0 Source Structure #3   |  |  |  |
| 505         | MIXERO_MIXER_SRC_STRUCT4_SRC      | 0x40888400 | 0x00000100 | MIXER#0 Source Structure #4   |  |  |  |
| 506         | MIXER1_MIXER_SRC_STRUCT0_SRC      | 0x40898000 | 0x00000100 | MIXER#1 Source Structure #0   |  |  |  |
| 507         | MIXER1_MIXER_SRC_STRUCT1_SRC      | 0x40898100 | 0x00000100 | MIXER#1 Source Structure #1   |  |  |  |
| 508         | MIXER1_MIXER_SRC_STRUCT2_SRC      | 0x40898200 | 0x00000100 | MIXER#1 Source Structure #2   |  |  |  |
| 509         | MIXER1_MIXER_SRC_STRUCT3_SRC      | 0x40898300 | 0x00000100 | MIXER#1 Source Structure #3   |  |  |  |
| 510         | MIXER1_MIXER_SRC_STRUCT4_SRC      | 0x40898400 | 0x00000100 | MIXER#1 Source Structure #4   |  |  |  |
| 511         | MIXERO_MIXER_DST_STRUCT_DST       | 0x4088C000 | 0x00000100 | MIXER#0 Destination Structure |  |  |  |
| 512         | MIXER1_MIXER_DST_STRUCT_DST       | 0x4089C000 | 0x00000100 | MIXER#1 Destination Structure |  |  |  |
| 513         | PASS0_SAR0_SAR                    | 0x40900000 | 0x00000400 | PASS SAR#0                    |  |  |  |
| 514         | PASS0_SAR1_SAR                    | 0x40901000 | 0x00000008 | PASS SAR#1                    |  |  |  |
| 515         | PASS0_SAR0_CH0_CH                 | 0x40900800 | 0x00000040 | SAR#0, Channel #0             |  |  |  |
| Note        | •                                 | •          | •          | •                             |  |  |  |

# Based on Arm® Cortex®-M7 dual



Peripheral protection unit fixed structure pairs

**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair            | Address    | Size       | Description                                |  |  |
|-------------|-------------------------------------|------------|------------|--------------------------------------------|--|--|
| 516         | PASS0_SAR0_CH1_CH                   | 0x40900840 | 0x00000040 | SAR#0, Channel #1                          |  |  |
| 517         | PASS0_SAR0_CH2_CH                   | 0x40900880 | 0x00000040 | SAR#0, Channel #2                          |  |  |
| 518         | PASS0_SAR0_CH3_CH                   | 0x409008C0 | 0x00000040 | SAR#0, Channel #3                          |  |  |
| 519         | PASS0_SAR0_CH4_CH                   | 0x40900900 | 0x00000040 | SAR#0, Channel #4                          |  |  |
| 520         | PASS0_SAR0_CH5_CH                   | 0x40900940 | 0x00000040 | SAR#0, Channel #5                          |  |  |
| 521         | PASS0_SAR0_CH6_CH                   | 0x40900980 | 0x00000040 | SAR#0, Channel #6                          |  |  |
| 522         | PASS0_SAR0_CH7_CH                   | 0x409009C0 | 0x00000040 | SAR#0, Channel #7                          |  |  |
| 523         | PASS0_SAR0_CH8_CH                   | 0x40900A00 | 0x00000040 | SAR#0, Channel #8                          |  |  |
| 524         | PASS0_SAR0_CH9_CH                   | 0x40900A40 | 0x00000040 | SAR#0, Channel #9                          |  |  |
| 525         | PASS0_SAR0_CH10_CH                  | 0x40900A80 | 0x00000040 | SAR#0, Channel #10                         |  |  |
| 526         | PASS0_SAR0_CH11_CH                  | 0x40900AC0 | 0x00000040 | SAR#0, Channel #11                         |  |  |
| 527         | PASS0_SAR0_CH12_CH                  | 0x40900B00 | 0x00000040 | SAR#0, Channel #12                         |  |  |
| 528         | PASS0_SAR0_CH13_CH                  | 0x40900B40 | 0x00000040 | SAR#0, Channel #13                         |  |  |
| 529         | PASS0_SAR0_CH14_CH                  | 0x40900B80 | 0x00000040 | SAR#0, Channel #14                         |  |  |
| 530         | PASS0_SAR0_CH15_CH                  | 0x40900BC0 | 0x00000040 | SAR#0, Channel #15                         |  |  |
| 531         | PASS0_SAR0_CH16_CH                  | 0x40900C00 | 0x00000040 | SAR#0, Channel #16                         |  |  |
| 532         | PASS0_SAR0_CH17_CH                  | 0x40900C40 | 0x00000040 | SAR#0, Channel #17                         |  |  |
| 533         | PASS0_SAR0_CH18_CH                  | 0x40900C80 | 0x00000040 | SAR#0, Channel #18                         |  |  |
| 534         | PASS0_SAR0_CH19_CH                  | 0x40900CC0 | 0x00000040 | SAR#0, Channel #19                         |  |  |
| 535         | PASS0_SAR0_CH20_CH                  | 0x40900D00 | 0x00000040 | SAR#0, Channel #20                         |  |  |
| 536         | PASS0_SAR0_CH21_CH                  | 0x40900D40 | 0x00000040 | SAR#0, Channel #21                         |  |  |
| 537         | PASS0_SAR0_CH22_CH                  | 0x40900D80 | 0x00000040 | SAR#0, Channel #22                         |  |  |
| 538         | PASS0_SAR0_CH23_CH                  | 0x40900DC0 | 0x00000040 | SAR#0, Channel #23                         |  |  |
| 539         | PASS0_SAR0_CH24_CH                  | 0x40900E00 | 0x00000040 | SAR#0, Channel #24                         |  |  |
| 540         | PASS0_SAR0_CH25_CH                  | 0x40900E40 | 0x00000040 | SAR#0, Channel #25                         |  |  |
| 541         | PASS0_SAR0_CH26_CH                  | 0x40900E80 | 0x00000040 | SAR#0, Channel #26                         |  |  |
| 542         | PASS0_SAR0_CH27_CH                  | 0x40900EC0 | 0x00000040 | SAR#0, Channel #27                         |  |  |
| 543         | PASS0_SAR0_CH28_CH                  | 0x40900F00 | 0x00000040 | SAR#0, Channel #28                         |  |  |
| 544         | PASS0_SAR0_CH29_CH                  | 0x40900F40 | 0x00000040 | SAR#0, Channel #29                         |  |  |
| 545         | PASS0_SAR0_CH30_CH                  | 0x40900F80 | 0x00000040 | SAR#0, Channel #30                         |  |  |
| 546         | PASS0_SAR0_CH31_CH                  | 0x40900FC0 | 0x00000040 | SAR#0, Channel #31                         |  |  |
| 547         | PASS0_TOP                           | 0x409F0000 | 0x00001000 | PASS0 SAR main                             |  |  |
| 548         | VIDEOSS0_VCFG_VIDEOSSCFG            | 0x40A00000 | 0x00000400 | VIDEOSS#0 Configuration                    |  |  |
| 549         | VIDEOSS0_VCFG_VRAM                  | 0x40A00400 | 0x00000400 | VIDEOSS#0 VRAM Configuration               |  |  |
| 550         | VIDEOSS0_GPU_GFX2D                  | 0x40A40000 | 0x00040000 | VIDEOSS#0 Graphics 2D Core                 |  |  |
| 551         | VIDEOSS0_VIDEOIOCFG_VIRQ_VIDEOIOCFG | 0x40A80020 | 0x00000020 | VIDEOSS#0 I/O Configuration                |  |  |
| 552         | VIDEOSS0_CAPIFC0_FRAMEDUMP          | 0x40A80400 | 0x00000400 | VIDEOSS#0 Frame Dump Unit                  |  |  |
| 553         | VIDEOSS0_CAPIFC0_CAPENG0            | 0x40A81000 | 0x00001000 | VIDEOSS#0 Capture Engine#0                 |  |  |
| 554         | VIDEOSS0_DSPCFG_COMPENGCFG          | 0x40A90000 | 0x00002000 | VIDEOSS#0 Composition Engine Configuration |  |  |
| 555         | VIDEOSS0_DSPSEC0_CONSTFRAME0        | 0x40A92000 | 0x00000400 | VIDEOSS#0 Constant Frame#0 (Content)       |  |  |
| 556         | VIDEOSS0_DSPSEC0_EXTDST0            | 0x40A92400 | 0x00000400 | VIDEOSS#0 ExtDst#0 (Content)               |  |  |
| 557         | VIDEOSS0_DSPPRIM0_CONSTFRAME4       | 0x40A92800 | 0x00000400 | VIDEOSS#0 Constant Frame#4 (Content)       |  |  |
| 558         | VIDEOSS0_DSPPRIM0_EXTDST4           | 0x40A92C00 | 0x00000400 | VIDEOSS#0 ExtDst#4 (Safety)                |  |  |
| Note        |                                     |            |            |                                            |  |  |

# Based on Arm® Cortex®-M7 dual

Peripheral protection unit fixed structure pairs



 Table 22-1
 PPU fixed structure pairs (continued)

| Pair<br>No. | PPU Fixed Structure Pair                                | Address    | Size       | Description                                                |  |  |
|-------------|---------------------------------------------------------|------------|------------|------------------------------------------------------------|--|--|
| 559         | VIDEOSS0_DSPSEC1_CONSTFRAME1                            | 0x40A93000 | 0x00000400 | VIDEOSS#0 Constant Frame#1 (Content)                       |  |  |
| 560         | VIDEOSS0_DSPSEC1_EXTDST1                                | 0x40A93400 | 0x00000400 | VIDEOSS#0 ExtDst#1 (Safety)                                |  |  |
| 561         | VIDEOSS0_DSPPRIM1_CONSTFRAME5                           | 0x40A93800 | 0x00000400 | VIDEOSS#0 Constant Frame#5 (Safety)                        |  |  |
| 562         | VIDEOSS0_DSPPRIM1_EXTDST5                               | 0x40A93C00 | 0x00000400 | VIDEOSS#0 ExtDst#5 (Safety)                                |  |  |
| 563         | VIDEOSS0_CAPIFC0_EXTSRC4                                | 0x40A94000 | 0x00000400 | VIDEOSS#0 ExtSrc#4 (Capture)                               |  |  |
| 564         | VIDEOSS0_CAPIFC0_STORE4                                 | 0x40A94400 | 0x00000400 | VIDEOSS#0 Store#4 (Capture)                                |  |  |
| 565         | VIDEOSS0_DSPLAYER1_FETCHLAYER0                          | 0x40A94800 | 0x00000400 | VIDEOSS#0 Fetch Layer#0 (Display)                          |  |  |
| 566         | VIDEOSS0_DSPLAYER2_FETCHDECODE4                         | 0x40A94C00 | 0x00000400 | VIDEOSS#0 Fetch Decode#4 (Capture)                         |  |  |
| 567         | VIDEOSS0_DSPLAYER2_FETCHECO4                            | 0x40A95000 | 0x00000400 | VIDEOSS#0 Fetch Eco#4 (Capture)                            |  |  |
| 568         | VIDEOSS0_DSPLAYER3_FETCHWARP1                           | 0x40A95800 | 0x00000400 | VIDEOSS#0 Fetch Warp#1 (Display)                           |  |  |
| 569         | VIDEOSS0_DSPLAYER3_FETCHECO1                            | 0x40A95C00 | 0x00000400 | VIDEOSS#0 Fetch Eco#1 (Display)                            |  |  |
| 570         | VIDEOSS0_DSPLAYER4_FETCHLAYER1                          | 0x40A96000 | 0x00000400 | VIDEOSS#0 Fetch Layer#1 (Display)                          |  |  |
| 571         | VIDEOSS0_DSPLAYER5_FETCHDECODE0                         | 0x40A96400 | 0x00000400 | VIDEOSS#0 Fetch Decode#0 (Display)                         |  |  |
| 572         | VIDEOSS0_DSPVPB_GAMMACOR4                               | 0x40A96800 | 0x00000400 | Video Processing Block #0 GammaCor (Capture)               |  |  |
| 573         | VIDEOSS0_DSPVPB_MATRIX4                                 | 0x40A96C00 | 0x00000400 | Video Processing Block #0 Matrix (Capture)                 |  |  |
| 574         | VIDEOSS0_DSPVPB_GPSCALER4                               | 0x40A97000 | 0x00000400 | GPscaler #4 (Capture)                                      |  |  |
| 575         | VIDEOSS0_DSPVPB_HISTOGRAM4                              | 0x40A97400 | 0x00000400 | Video Processing Block #0 Histogram (Capture)              |  |  |
| 576         | VIDEOSS0_DSPBLEND1_LAYERBLEND1                          | 0x40A97800 | 0x00000400 | LayerBlend #1 (Display, Alpha Plane 1)                     |  |  |
| 577         | VIDEOSS0_DSPBLEND2_LAYERBLEND2                          | 0x40A97C00 | 0x00000400 | LayerBlend #2 (Display, Alpha Plane 2)                     |  |  |
| 578         | VIDEOSS0_DSPBLEND3_LAYERBLEND3                          | 0x40A98000 | 0x00000400 | LayerBlend #3 (Display, Alpha Plane 3)                     |  |  |
| 579         | VIDEOSS0_DSPBLEND4_LAYERBLEND4                          | 0x40A98400 | 0x00000400 | LayerBlend #4 (Display, Alpha Plane 4)                     |  |  |
| 580         | VIDEOSS0_DSPBLEND5_LAYERBLEND5                          | 0x40A98800 | 0x00000400 | LayerBlend #5 (Display, Alpha Plane 5)                     |  |  |
| 581         | VIDEOSS0_CAPIFC0_EXTSRC8                                | 0x40A98C00 | 0x00000400 | ExtSrc #8 (Display)                                        |  |  |
| 582         | VIDEOSS0_DSPCFG0_DISENGCFG0                             | 0x40AA0000 | 0x00000400 | VIDEOSS#0 Display Engine#0 Configuration                   |  |  |
| 583         | VIDEOSS0_DSPMON0_SIG0                                   | 0x40AA1000 | 0x00000400 | VIDEOSS#0 Display Engine#0 Signature Unit#0                |  |  |
| 584         | VIDEOSS0_DSPCFG0_FRAMEGEN0                              | 0x40AA2000 | 0x00000400 | VIDEOSS#0 Display Engine#0 Frame Generator#0               |  |  |
| 585         | VIDEOSS0_DSPCOL0_GAMMACOR0                              | 0x40AA2400 | 0x00000400 | VIDEOSS#0 Display Engine#0 Gamma Correction Unit#0         |  |  |
| 586         | VIDEOSS0_DSPCOL0_DITHER0                                | 0x40AA2800 | 0x00000400 | VIDEOSS#0 Display Engine#0 Dither Unit#0                   |  |  |
| 587         | VIDEOSS0_DSPIFC0_TCON0                                  | 0x40AA3000 | 0x00000800 | VIDEOSS#0 Display Engine#0 Timing Controller#0             |  |  |
| 588         | VIDEOSS0_DSPCFG1_DISENGCFG1                             | 0x40AA4000 | 0x00000400 | VIDEOSS#0 Display Engine#1 Configuration                   |  |  |
| 589         | VIDEOSS0_DSPMON1_SIG1                                   | 0x40AA5000 | 0x00000400 | VIDEOSS#0 Display Engine#1 Signature Unit#1                |  |  |
| 590         | VIDEOSS0_DSPCFG1_FRAMEGEN1                              | 0x40AA6000 | 0x00000400 | VIDEOSS#0 Display Engine#1 Frame Generator                 |  |  |
| 591         | VIDEOSS0_DSPCOL1_GAMMACOR1                              | 0x40AA6400 | 0x00000400 | VIDEOSS#0 Display Engine#1 Gamma Correction Unit#1         |  |  |
| 592         | VIDEOSS0_DSPCOL1_DITHER1                                | 0x40AA6800 | 0x00000400 | VIDEOSS#0 Display Engine#1 Dither Unit#1                   |  |  |
| 593         | VIDEOSS0_DSPIFC1_TCON1                                  | 0x40AA7000 | 0x00000800 | VIDEOSS#0 Display Engine#1 Timing Controller#1             |  |  |
| 594         | VIDEOSS0_DSPIFC0_FPDLINK0                               | 0x40AC0000 | 0x00000400 | VIDEOSS#0 Display interface0 FPD-Link#0                    |  |  |
| 595         | VIDEOSS0_DSPIFC1_FPDLINK1                               | 0x40AC8000 | 0x00000400 | VIDEOSS#0 Display interface0 FPD-Link#1                    |  |  |
| 596         | VIDEOSSO_MIPICSIO_MIPICSI_STRUCT_MIPIC-<br>SI_WRAP_MAIN | 0x40AD0000 | 0x00000100 | VIDEOSS#0 MIPICSI#0 D-PHY wrapper configuration and status |  |  |
| 597         | VIDEOSSO_MIPICSIO_MIPICSI_STRUCT_MIPIC-<br>SI_CORE_3PIP | 0x40AD0200 | 0x00000080 | VIDEOSS#0 MIPICSI#0 RX Core through APB interface          |  |  |
| 598         | VIDEOSS0_VRPU_MAIN                                      | 0x40AF0000 | 0x00000080 | VIDEOSS#0 VRPU Configuration                               |  |  |
| 599         | VIDEOSS0_GFX_MPU_RD0_MAIN                               | 0x40AF4000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters               |  |  |
| 600         | VIDEOSS0_GFX_MPU_RD1_MAIN                               | 0x40AF4400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters               |  |  |

Note

# Based on Arm® Cortex®-M7 dual

Peripheral protection unit fixed structure pairs



**Table 22-1 PPU fixed structure pairs** (continued)

| Pair<br>No. | PPU Fixed Structure Pair   | Address    | Size       | Description                                   |  |  |  |
|-------------|----------------------------|------------|------------|-----------------------------------------------|--|--|--|
| 601         | VIDEOSS0_GFX_MPU_RD2_MAIN  | 0x40AF4800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 602         | VIDEOSS0_GFX_MPU_RD3_MAIN  | 0x40AF4C00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 603         | VIDEOSS0_GFX_MPU_RD4_MAIN  | 0x40AF5000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 604         | VIDEOSS0_GFX_MPU_RD5_MAIN  | 0x40AF5400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 605         | VIDEOSS0_GFX_MPU_RD6_MAIN  | 0x40AF5800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 606         | VIDEOSS0_GFX_MPU_RD7_MAIN  | 0x40AF5C00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 607         | VIDEOSS0_GFX_MPU_RD8_MAIN  | 0x40AF6000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 608         | VIDEOSS0_GFX_MPU_RD9_MAIN  | 0x40AF6400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 609         | VIDEOSS0_GFX_MPU_RD10_MAIN | 0x40AF6800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 610         | VIDEOSS0_GFX_MPU_RD11_MAIN | 0x40AF6C00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 611         | VIDEOSS0_GFX_MPU_RD12_MAIN | 0x40AF7000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 612         | VIDEOSS0_GFX_MPU_RD13_MAIN | 0x40AF7400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 613         | VIDEOSS0_GFX_MPU_RD14_MAIN | 0x40AF7800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 614         | VIDEOSS0_GFX_MPU_RD15_MAIN | 0x40AF7C00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Read Masters  |  |  |  |
| 615         | VIDEOSS0_GFX_MPU_WR0_MAIN  | 0x40AF8000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 616         | VIDEOSS0_GFX_MPU_WR1_MAIN  | 0x40AF8400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 617         | VIDEOSS0_GFX_MPU_WR2_MAIN  | 0x40AF8800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 618         | VIDEOSS0_GFX_MPU_WR3_MAIN  | 0x40AF8C00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 619         | VIDEOSS0_GFX_MPU_WR4_MAIN  | 0x40AF9000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 620         | VIDEOSS0_GFX_MPU_WR5_MAIN  | 0x40AF9400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 621         | VIDEOSS0_GFX_MPU_WR6_MAIN  | 0x40AF9800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 622         | VIDEOSS0_GFX_MPU_WR7_MAIN  | 0x40AF9C00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 623         | VIDEOSS0_GFX_MPU_WR8_MAIN  | 0x40AFA000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 624         | VIDEOSS0_GFX_MPU_WR9_MAIN  | 0x40AFA400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 625         | VIDEOSS0_GFX_MPU_WR10_MAIN | 0x40AFA800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 626         | VIDEOSS0_GFX_MPU_WR11_MAIN | 0x40AFAC00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 627         | VIDEOSS0_GFX_MPU_WR12_MAIN | 0x40AFB000 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 628         | VIDEOSS0_GFX_MPU_WR13_MAIN | 0x40AFB400 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 629         | VIDEOSS0_GFX_MPU_WR14_MAIN | 0x40AFB800 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 630         | VIDEOSS0_GFX_MPU_WR15_MAIN | 0x40AFBC00 | 0x00000004 | VIDEOSS#0 MPU Configuration for Write Masters |  |  |  |
| 631         | PD_PD                      | 0x40B00000 | 0x00000100 | VIDEOSS#0 Power Domain Control                |  |  |  |
| 632         | JPEGDEC_JPEGDEC            | 0x40B10000 | 0x00002000 | VIDEOSS#0 JPEG Decoder                        |  |  |  |

### Note

### Based on Arm® Cortex®-M7 dual

Bus masters



# 23 Bus masters

The Arbiter (part of flash controller) performs priority-based arbitration based on the master identifier. Each bus master has a dedicated 4-bit master identifier. This master identifier is used for bus arbitration and IPC functionality.

Table 23-1 Bus masters for access and protection control

|      | Master ID          | Description                                               |
|------|--------------------|-----------------------------------------------------------|
| 0 (  | CPUSS_MS_ID_CM0    | Master ID for CM0+                                        |
| 1 (  | CPUSS_MS_ID_CRYPTO | Master ID for Crypto                                      |
| 2 (  | CPUSS_MS_ID_DW0    | Master ID for P-DMA0                                      |
| 3 (  | CPUSS_MS_ID_DW1    | Master ID for P-DMA1                                      |
| 4 (  | CPUSS_MS_ID_DMAC   | Master ID for M-DMA0                                      |
| 9 (  | CPUSS_MS_ID_FAST0  | Master ID for External <b>AXI</b> Master 0 (Ethernet#0)   |
| 10   | CPUSS_MS_ID_FAST1  | Master ID for External <b>AXI</b> Master 1 (JPEG Decoder) |
| 11 ( | CPUSS_MS_ID_FAST2  | Master ID for M-DMA1 (AXI DMA)                            |
| 12 ( | CPUSS_MS_ID_FAST3  | Master ID for VIDEO Subsystem                             |
| 13   | CPUSS_MS_ID_CM7_1  | Master ID for CM7_1                                       |
| 14   | CPUSS_MS_ID_CM7_0  | Master ID for CM7_0                                       |
| 15   | CPUSS_MS_ID_TC     | Master ID for DAP Tap Controller                          |

# Based on Arm® Cortex®-M7 dual

Miscellaneous configuration



# 24 Miscellaneous configuration

# Table 24-1 Miscellaneous configuration for CYT4DN devices

| Sl. No. | Configuration                                  | Description |                                                                                                                                                                           |  |  |
|---------|------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0       | SRSS_NUM_CLKPATH                               | 11          | Number of clock paths. One for each of FLL, PLL, Direct and CSV                                                                                                           |  |  |
| 1       | SRSS_NUM_HFROOT                                | 14          | Number of CLK_HFs present                                                                                                                                                 |  |  |
| 2       | PERI_PC_NR                                     | 8           | Number of protection contexts                                                                                                                                             |  |  |
| 3       | PERI_PERI_PCLK_PCLK_GROUP_NR                   | 2           | Number of asynchronous PCLK groups                                                                                                                                        |  |  |
| 4       | PERI_PERI_PCLK_PCLK_GROUP_NR0_GR_DIV_8_VECT    | 9           | Group 0, Number of divide-by-8 clock dividers                                                                                                                             |  |  |
| 5       | PERI_PERI_PCLK_PCLK_GROUP_NR0_GR_DIV_16_VECT   | 16          | Group 0, Number of divide-by-16 clock dividers                                                                                                                            |  |  |
| 6       | PERI_PERI_PCLK_PCLK_GROUP_NR0_GR_DIV_16_5_VECT | 7           | Group 0, Number of divide-by-16.5 clock dividers                                                                                                                          |  |  |
| 7       | PERI_PERI_PCLK_PCLK_GROUP_NR0_GR_DIV_24_5_VECT | 3           | Group 0, Number of divide-by-24.5 clock dividers                                                                                                                          |  |  |
| 8       | PERI_PERI_PCLK_PCLK_GROUP_NR0_GR_CLOCK_VECT    | 84          | Group 0, Number of programmable clocks [1, 256]                                                                                                                           |  |  |
| 9       | PERI_PERI_PCLK_PCLK_GROUP_NR1_GR_DIV_8_VECT    | 3           | Group 1, Number of divide-by-8 clock dividers                                                                                                                             |  |  |
| 10      | PERI_PERI_PCLK_PCLK_GROUP_NR1_GR_DIV_16_VECT   | 4           | Group 1, Number of divide-by-16 clock dividers                                                                                                                            |  |  |
| 11      | PERI_PERI_PCLK_PCLK_GROUP_NR1_GR_DIV_24_5_VECT | 7           | Group 1, Number of divide-by-24.5 clock dividers                                                                                                                          |  |  |
| 12      | PERI_PERI_PCLK_PCLK_GROUP_NR1_GR_CLOCK_VECT    | 21          | Group 1, Number of programmable clocks [1, 256]                                                                                                                           |  |  |
| 13      | CPUSS_CM0P_MPU_NR                              | 8           | Number of MPU regions in CM0+                                                                                                                                             |  |  |
| 14      | CPUSS_CM7_0_FPU_LVL                            | 2           | CM7_0 Floating point unit configuration. 0 - No FPU 1 - Single precision FPU 2 - Single and Double precision FPU                                                          |  |  |
| 15      | CPUSS_CM7_0_MPU_NR                             | 16          | Number of MPU regions in CM7_0                                                                                                                                            |  |  |
| 16      | CPUSS_CM7_0_ICACHE_SIZE                        | 16          | CM7_0 Instruction cache (ICACHE) size in KB                                                                                                                               |  |  |
| 17      | CPUSS_CM7_0_DCACHE_SIZE                        | 16          | CM7_0 Data cache size (DCACHE) in KB                                                                                                                                      |  |  |
| 18      | CPUSS_CM7_0_ITCM_SIZE                          | 64          | CM7_0 Instruction TCM (ITCM) size in KB                                                                                                                                   |  |  |
| 19      | CPUSS_CM7_0_DTCM_SIZE                          | 64          | CM7_0 Data TCM (DTCM) size in KB                                                                                                                                          |  |  |
| 20      | CPUSS_CM7_1_FPU_LVL                            | 2           | CM7_1 Floating point unit configuration. 0 - No FPU 1 - Single precision FPU 2 - Single and Double precision FPU                                                          |  |  |
| 21      | CPUSS_CM7_1_MPU_NR                             | 16          | Number of MPU regions in CM7_1                                                                                                                                            |  |  |
| 22      | CPUSS_CM7_1_ICACHE_SIZE                        | 16          | CM7_1 Instruction cache (ICACHE) size in KB                                                                                                                               |  |  |
| 23      | CPUSS_CM7_1_DCACHE_SIZE                        | 16          | CM7_1 Data cache size (DCACHE) in KB                                                                                                                                      |  |  |
| 24      | CPUSS_CM7_1_ITCM_SIZE                          | 64          | CM7_1 Instruction TCM (ITCM) size in KB                                                                                                                                   |  |  |
| 25      | CPUSS_CM7_1_DTCM_SIZE                          | 64          | CM7_1 Data TCM (DTCM) size in KB                                                                                                                                          |  |  |
| 26      | CPUSS_DW0_CH_NR                                | 76          | Number of P-DMA0 channels                                                                                                                                                 |  |  |
| 27      | CPUSS_DW1_CH_NR                                | 84          | Number of P-DMA1 channels                                                                                                                                                 |  |  |
| 28      | CPUSS_DMAC_CH_NR                               | 8           | Number of M-DMA0 controller channels                                                                                                                                      |  |  |
| 29      | CPUSS_CRYPTO_BUFF_SIZE                         | 2048        | Number of 32-bit words in the IP internal memory buffer (to allow for a 256-B, 512-B, 1-KB, 2-KB, 4-KB, 8-KB, 16-KB, and 32-KB memory buffer)                             |  |  |
| 30      | CPUSS_FAULT_FAULT_NR                           | 4           | Number of fault structures                                                                                                                                                |  |  |
| 31      | CPUSS_IPC_IPC_NR                               | 8           | Number of IPC structures 0 - Reserved for CM0+ access 1 - Reserved for CM7_0 access 2 - Reserved for CM7_1 access 3 - Reserved for DAP access Remaining for user purposes |  |  |
| 32      | CPUSS_PROT_SMPU_STRUCT_NR                      | 16          | Number of SMPU protection structures                                                                                                                                      |  |  |
| 33      | SCB0_EZ_DATA_NR                                | 256         | Number of EZ memory bytes. This memory is used in EZ mode, CMD_RESP mode and FIFO mode. Note: Only SCB0 supports EZ mode                                                  |  |  |

# Based on Arm® Cortex®-M7 dual



Miscellaneous configuration

 Table 24-1
 Miscellaneous configuration for CYT4DN devices (continued)

| Sl. No. | Configuration                       | Number/<br>Instances                                                  | Description                                                 |  |  |  |
|---------|-------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|
| 34      | TCPWM_TR_ONE_CNT_NR                 | 1                                                                     | Number of input triggers per counter, routed to one counter |  |  |  |
| 35      | TCPWM_TR_ALL_CNT_NR                 | Number of input triggers routed to all counters, base the pin package |                                                             |  |  |  |
| 36      | TCPWM_GRP_NR                        | 3 Number of TCPWM0 counter groups                                     |                                                             |  |  |  |
| 37      | TCPWM_GRP_NR0_GRP_GRP_CNT_NR        | 38                                                                    | Number of counters per TCPWM0 Group #0                      |  |  |  |
| 38      | TCPWM_GRP_NR0_CNT_GRP_CNT_WIDTH     | 16                                                                    | Counter width in number of bits per TCPWM0<br>Group #0      |  |  |  |
| 39      | TCPWM_GRP_NR1_GRP_GRP_CNT_NR        | 12                                                                    | Number of counters per TCPWM0 Group #1                      |  |  |  |
| 40      | TCPWM_GRP_NR1_CNT_GRP_CNT_WIDTH     | 16                                                                    | Counter width in number of bits per TCPWM0<br>Group #1      |  |  |  |
| 41      | TCPWM_GRP_NR2_GRP_GRP_CNT_NR        | 32                                                                    | Number of counters per TCPWM0 Group #2                      |  |  |  |
| 42      | TCPWM_GRP_NR2_CNT_GRP_CNT_WIDTH     | 32                                                                    | Counter width in number of bits per TCPWM0 Group #2         |  |  |  |
| 43      | CANFD0_MRAM_SIZE / CANFD1_MRAM_SIZE | 16                                                                    | Message RAM size in KB shared by all the channels           |  |  |  |
| 44      | EVTGEN_COMP_STRUCT_NR               | 16                                                                    | Number of Event Generator comparator structures             |  |  |  |

### Based on Arm® Cortex®-M7 dual

**Development support** 



# 25 Development support

CYT4DN has a rich set of documentation, programming tools, and online resources to assist during the development process. Visit **www.infineon.com** to find out more.

### 25.1 Documentation

A suite of documentation supports CYT4DN to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

## 25.1.1 Software user guide

A step-by-step guide for using the sample driver library along with third-party IDEs such as IAR EWARM and GHS Multi.

## 25.1.2 Reference manual

The Reference manual contains all the technical detail needed to use a CYT4DN device, including a complete description of all registers. The Reference manual is available in the documentation section at www.infineon.com.

### **25.2** Tools

CYT4DN is supported on third-party development tool ecosystems such as IAR and GHS. The device is also supported by Infineon programming utilities for programming, erasing, or reading using Infineon MiniProg4 or Segger J-link. More details are available in the documentation section at www.infineon.com.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



# 26 Electrical specifications

## 26.1 Absolute maximum ratings

Use of this device under conditions outside the min and max limits listed in **Table 26-1** may cause permanent damage to the device. Exposure to conditions within the limits of **Table 26-1** but beyond those of normal operation for extended periods of time may affect device reliability. The maximum storage temperature is 150°C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When operated under conditions within the limits of **Table 26-1** but beyond those of normal operation, the device may not operate to specification.

#### **Power considerations**

The average chip-junction temperature, T<sub>J</sub>, in °C, may be calculated using Equation 1:

$$T_J = T_A + (P_D \times \theta_{JA})$$
 Equation. 1

Where:

 $T_A$  is the ambient temperature in °C.

 $\theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W.

 $P_D$  is the sum of  $P_{INT}$  and  $P_{IO}$  ( $P_D = P_{INT} + P_{IO}$ ).

 $P_{INT}$  is the chip internal power.  $(P_{INT} = V_{DDD} \times I_{DD} + V_{CCD} \times I_{CC} + V_{DDA} \times I_{VDDA})$ 

P<sub>IO</sub> represents the power dissipation on input and output pins; user determined.

For most applications, P<sub>IO</sub> < P<sub>INT</sub> and may be neglected.

On the other hand, P<sub>IO</sub> may be significant if the device is configured to continuously drive external modules and/or memories.

WARNING:

- The recommended operating conditions are required to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are guaranteed when the device is operated under these conditions.
- Operation under any conditions other than these conditions may adversely affect reliability of device and can result in device failure.
- No guarantee is made with respect to any use, operating conditions, or combinations not represented in this
  datasheet. If you want to operate the device under any condition other than listed herein, contact the sales
  representatives.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-1 Absolute maximum ratings**

| Spec ID  | Parameter                     | Description                                                                                   | Min                            | Тур | Max                             | Units | Details/<br>conditions                                                                                                        |
|----------|-------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------|-----|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| SID10    | V <sub>DDD_ABS</sub>          | Power supply voltage (V <sub>DDD</sub> ) <sup>[48, 49]</sup>                                  | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 6.0           | V     | See <b>Table 3-4</b> for assignment of ports to supply domains                                                                |
| SID10A   | V <sub>DDIO_GPIO_ABS</sub>    | Power supply voltage (V <sub>DDIO_GPIO</sub> ) <sup>[49]</sup>                                | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 6.0           | V     | Applies to all V <sub>DDIO_GPIO</sub> sources (V <sub>DDIO_GPIO_1/2/3</sub> ) See <b>Table 3-4</b> for assignment of ports to |
| SID10B   | V <sub>DDIO_SMC_ABS</sub>     | Power supply voltage (V <sub>DDIO_SMC</sub> ) <sup>[49]</sup>                                 | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 6.0           | V     | supply domains  See <b>Table 3-4</b> for assignment of ports to supply domains                                                |
| SID10C   | V <sub>DDIO_HSIO_ABS</sub>    | Power supply voltage (V <sub>DDIO_HSIO</sub> ) <sup>[49]</sup>                                | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 6.0           | V     | See <b>Table 3-4</b> for assignment of ports to supply domains                                                                |
| SID10D   | V <sub>DDIO_SMIF_ABS</sub>    | Power supply voltage (V <sub>DDIO_SMIF</sub> ) <sup>[49]</sup>                                | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 4.0           | V     | See <b>Table 3-4</b> for assignment of ports to supply domains                                                                |
| SID10E   | V <sub>DDIO_SMIF_HV_ABS</sub> | Power supply voltage (V <sub>DDIO_SMIF_HV</sub> ) <sup>[49]</sup><br>Supply for 1.8 V I/Os    | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 4.0           | V     | See <b>Table 3-4</b> for assignment of ports to supply domains                                                                |
| SID10F   | V <sub>DDPLL_FPD0_ABS</sub>   | Power supply voltage (V <sub>DDPLL_FPD0</sub> ) <sup>[49]</sup><br>Supply for FPD-Link PLLs   | V <sub>SSA_FPD0</sub> -<br>0.3 | -   | V <sub>SSA_FPD0</sub> + 1.21    | V     |                                                                                                                               |
| SID10G   | V <sub>DDHA_FPD0_ABS</sub>    | Power supply voltage (V <sub>DDHA_FPD0</sub> ) <sup>[49]</sup><br>Supply for FPD-Link Drivers | V <sub>SSA_FPD0</sub> -<br>0.3 | -   | V <sub>SSA_FPD0</sub> + 4.0     | V     |                                                                                                                               |
| SID10H   | V <sub>DDA_FPD0_ABS</sub>     | Power supply voltage (V <sub>DDA_FPD0</sub> ) <sup>[49]</sup><br>Core-supply for FPD-Link     | V <sub>SSA_FPD0</sub> -<br>0.3 | -   | V <sub>SSA_FPD0</sub> + 1.21    | V     |                                                                                                                               |
| SID10F_1 | V <sub>DDPLL_FPD1_ABS</sub>   | Power supply voltage (V <sub>DDPLL_FPD1</sub> ) <sup>[49]</sup><br>Supply for FPD-Link PLLs   | V <sub>SSA_FPD1</sub> -        | -   | V <sub>SSA_FPD1</sub> + 1.21    | V     |                                                                                                                               |
| SID10G_1 | V <sub>DDHA_FPD1_ABS</sub>    | Power supply voltage (V <sub>DDHA_FPD1</sub> ) <sup>[49]</sup><br>Supply for FPD-Link Drivers | V <sub>SSA_FPD1</sub> -        | -   | V <sub>SSA_FPD1</sub> + 4.0     | V     |                                                                                                                               |
| SID10H_1 | V <sub>DDA_FPD1_ABS</sub>     | Power supply voltage (V <sub>DDA_FPD1</sub> ) <sup>[49]</sup><br>Core-supply for FPD-Link     | V <sub>SSA_FPD1</sub> -<br>0.3 | -   | V <sub>SSA_FPD1</sub> + 1.21    | V     |                                                                                                                               |
| SID10J   | V <sub>DDA_MIPI_ABS</sub>     | Power supply voltage (V <sub>DDA_MIPI</sub> ) <sup>[49]</sup><br>Supply for MIPI D-PHY        | V <sub>SSA_MIPI</sub> -<br>0.3 | -   | V <sub>SSA_MIPI</sub> +<br>1.21 | V     |                                                                                                                               |
| SID45    | V <sub>DDA_DAC_ABS</sub>      | Power supply voltage (V <sub>DDA_DAC</sub> ) <sup>[49]</sup><br>Supply for Audio DAC          | V <sub>SSA_DAC</sub> - 0.3     | -   | V <sub>SSA_DAC</sub> + 4.0      | V     |                                                                                                                               |
| SID11    | V <sub>DDA_ADC_ABS</sub>      | Analog power supply voltage<br>(V <sub>DDA_ADC</sub> ) <sup>[49]</sup><br>Supply for SAR ADC  | V <sub>SSA_ADC</sub> - 0.3     | -   | V <sub>SSA_ADC</sub> + 6.0      | V     |                                                                                                                               |
| SID12    | V <sub>REFH_ABS</sub>         | SAR Analog reference voltage, HIGH <sup>[49]</sup>                                            | V <sub>SSA_ADC</sub> - 0.3     | -   | V <sub>SSA_ADC</sub> + 6.0      | V     | V <sub>REFH</sub> ≤ V <sub>DDA_ADC</sub> + 0.3 V                                                                              |
| SID12A   | V <sub>REFL_ABS</sub>         | SAR Analog reference voltage, LOW <sup>[49]</sup>                                             | V <sub>SSA_ADC</sub> - 0.3     | -   | V <sub>SSA_ADC</sub> + 0.3      | V     |                                                                                                                               |

#### **Notes**

- 48.Ensure that V<sub>DDD</sub> ≥ V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDIO\_GPIO\_1</sub>. Ensure that V<sub>DDD</sub> is turned on before V<sub>DDIO\_GPIO\_1</sub>, and V<sub>DDIO\_GPIO\_1</sub> is turned on before V<sub>DDIO\_GPIO\_2</sub>, or all at the same time. Also ensure V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDA\_ADC</sub> and V<sub>DDIO\_SMC</sub> ≥ V<sub>DDA\_ADC</sub> to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being "equal".
- 49. These parameters are based on the condition that  $V_{SS} = V_{SSA\_ADC} = V_{SSA\_DAC} = V_{SSA\_MIPI} = V_{SSA\_FPD} = 0.0 \text{ V}$ . 50. A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including during power transients. Refer to **Figure 26-1** for more information on the recommended circuit.

  51.V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range
- by the clamp current.
- 52.Clamp current can be applied to pins as listed in **Table 11-1** and only when the part is powered.
  53.When the conditions of [50], [51], [52], and SID18/A/B/C/F/G/J/K are met, |I<sub>CLAMP\_ABS</sub>| supersedes V<sub>IA\_ABS</sub> and V<sub>I\_ABS</sub>.
  54.The maximum output current is the peak current flowing through any one GPIO1/O.
  55.The total output current is the maximum current flowing through all GPIO I/Os (GPIO\_STD, and GPIO\_ENH).
  56.The maximum output current is the peak current flowing through any one GPIO\_SMC I/O.
  57.The total output current is the maximum current flowing through all SMC I/Os (GPIO\_SMC).

- 58. The maximum output current is the peak current flowing through any one SMIF I/O output.

- 59. The total output current is the maximum current flowing through all SMIF I/O outputs.
  60. The maximum output current is the peak current flowing through any one FPD-link I/O output.
  61. The total output current is the maximum current flowing through all FPD-link I/O outputs.
- 62. The maximum output current is the peak current flowing through any one HSIO I/O.
- 63. The total output current is the maximum current flowing through all HSIO I/Os (HSIO\_STD, HSIO\_ENH, and HSIO\_ENH\_PDIFF).

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



| Spec ID  | Parameter                  | Description                                       | Min                            | Тур | Мах                            | Units | Details/<br>conditions                                           |
|----------|----------------------------|---------------------------------------------------|--------------------------------|-----|--------------------------------|-------|------------------------------------------------------------------|
| SID13    | V <sub>CCD_ABS</sub>       | Power supply voltage (V <sub>CCD</sub> )          | V <sub>SS</sub> - 0.3          | -   | V <sub>SS</sub> + 1.21         | V     |                                                                  |
| SID15A   | V <sub>I_GPIO_ABS</sub>    | Input voltage <sup>[49]</sup>                     | V <sub>SS</sub> - 0.5          | -   | V <sub>DDIO_GPIO</sub> + 0.5   | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID15B   | V <sub>I_SMC_ABS</sub>     | Input voltage <sup>[49]</sup>                     | V <sub>SS</sub> - 0.5          | 1   | V <sub>DDIO_SMC</sub> + 0.5    | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID15C   | V <sub>I_HSIO_ABS</sub>    | Input voltage <sup>[49]</sup>                     | V <sub>SS</sub> - 0.5          | ı   | V <sub>DDIO_HSIO</sub> + 0.5   | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID15E   | V <sub>I_SMIF_ABS</sub>    | Input voltage <sup>[49]</sup>                     | V <sub>SS</sub> - 0.5          | -   | V <sub>DDIO_SMIF</sub> + 0.5   | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID15F   | V <sub>I_MIPI_ABS</sub>    | Input voltage <sup>[49]</sup>                     | V <sub>SSA_MIPI</sub> - 0.3    | -   | V <sub>DDA_MIPI</sub> + 0.3    | V     |                                                                  |
| SID16    | V <sub>I_ADC_ABS</sub>     | Analog input voltage to ADC <sup>[49]</sup>       | V <sub>SSA_ADC</sub> - 0.3     | -   | V <sub>DDA_ADC</sub> + 0.3     | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID17A   | V <sub>O_GPIO_ABS</sub>    | Output voltage <sup>[49]</sup>                    | V <sub>SS</sub> - 0.3          | -   | V <sub>DDIO_GPIO</sub> + 0.3   | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID17B   | V <sub>O_SMC_ABS</sub>     | Output voltage <sup>[49]</sup>                    | V <sub>SS</sub> - 0.3          | -   | V <sub>DDIO_SMC</sub> + 0.3    | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID17C   | V <sub>O_HSIO_ABS</sub>    | Output voltage <sup>[49]</sup>                    | V <sub>SS</sub> - 0.3          | -   | V <sub>DDIO_HSIO</sub> + 0.3   | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID17E   | V <sub>O_SMIF_ABS</sub>    | Output voltage <sup>[49]</sup>                    | V <sub>SS</sub> - 0.3          | -   | V <sub>DDIO_SMIF</sub> + 0.3   | V     | See <b>Table 3-4</b> for assignment of ports to supply domains   |
| SID17G   | V <sub>O_FPD0_ABS</sub>    | Output voltage <sup>[49]</sup>                    | V <sub>SSA_FPD0</sub> -<br>0.3 | -   | V <sub>DDA_FPD0</sub> +<br>0.3 | V     |                                                                  |
| SID17G_1 | V <sub>O_FPD1_ABS</sub>    | Output voltage <sup>[49]</sup>                    | V <sub>SSA_FPD1</sub> -        | -   | V <sub>DDA_FPD1</sub> +<br>0.3 | ٧     |                                                                  |
| SID17H   | V <sub>O_PMIC_EN_ABS</sub> | Output voltage <sup>[49]</sup>                    | V <sub>SS</sub> - 0.3          | -   | V <sub>DDD</sub> + 0.3         | V     | For the pin PMIC_EN                                              |
| SID18    | I <sub>CLAMP_ABS</sub>     | Maximum clamp current <sup>[50, 51, 52, 53]</sup> | -5                             | -   | 5                              | mA    | Applicable to general purpose I/O pins                           |
| SID18A   | ΣI <sub>CLAMP_ABS</sub>    | Total maximum clamp current                       | -25                            | ı   | 25                             | mA    | Applicable to general purpose I/O pins in total for VDDIO_GPIO_X |
| SID18B   | I <sub>CLAMP_ABS</sub>     | Maximum clamp current <sup>[50, 51, 52, 53]</sup> | -52                            | -   | 52                             | mA    | Applicable to GPIO_SMC I/O pins                                  |

- 48.Ensure that V<sub>DDIO</sub> ≥V<sub>DDIO</sub> <sub>GPIO</sub> 2 ≥V<sub>DDIO</sub> <sub>GPIO</sub> 1. Ensure that V<sub>DDD</sub> is turned on before V<sub>DDIO</sub> <sub>GPIO</sub> 1, and V<sub>DDIO</sub> <sub>GPIO</sub> 1 is turned on before V<sub>DDIO</sub> <sub>GPIO</sub> 2, or all at the same time. Also ensure V<sub>DDIO</sub> <sub>GPIO</sub> 2 ≥ V<sub>DDA</sub> <sub>ADC</sub> and V<sub>DDIO</sub> <sub>SMC</sub> ≥ V<sub>DDA</sub> <sub>ADC</sub> to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being "egual".
- 49. These parameters are based on the condition that  $V_{SS} = V_{SSA\_ADC} = V_{SSA\_DAC} = V_{SSA\_MIPI} = V_{SSA\_FPD} = 0.0 \text{ V}$ . 50. A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including
- during power transients. Refer to **Figure 26-1** for more information on the recommended circuit.

  51.V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range
- by the clamp current.
- 52.Clamp current can be applied to pins as listed in **Table 11-1** and only when the part is powered.
  53.When the conditions of [50], [51], [52], and SID18/A/B/C/F/G/J/K are met, |I<sub>CLAMP\_ABS</sub>| supersedes V<sub>IA\_ABS</sub> and V<sub>I\_ABS</sub>.
  54.The maximum output current is the peak current flowing through any one GPIO\_FID\_STD, and GPIO\_ENH).
  55.The total output current is the maximum current flowing through all GPIO\_I/OS (GPIO\_STD, and GPIO\_ENH).
- 56. The maximum output current is the peak current flowing through any one GPIO\_SMC I/O.
- 57. The total output current is the maximum current flowing through all SMC I/Os (GPIO\_SMC).
- 58. The maximum output current is the peak current flowing through any one SMIF I/O output.
  59. The total output current is the maximum current flowing through all SMIF I/O outputs.
  60. The maximum output current is the peak current flowing through any one FPD-link I/O output.
- 61. The total output current is the maximum current flowing through all FPD-link I/O outputs.
- 62. The maximum output current is the peak current flowing through any one HSIO I/O.
- 63. The total output current is the maximum current flowing through all HSIO I/Os (HSIO\_STD, HSIO\_ENH, and HSIO\_ENH\_PDIFF).

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



| Spec ID | Parameter                   | Description                                               | Min  | Тур | Max | Units | Details/<br>conditions                                                                                                                           |
|---------|-----------------------------|-----------------------------------------------------------|------|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| SID18C  | ΣI <sub>CLAMP_ABS</sub>     | Total Maximum clamp current                               | -624 | -   | 624 | mA    | Applicable to GPIO_SMC I/O pins clamping current occurred by sudden switching-off of inductive load (stepper motor coil) in total for V_DDIO_SMC |
| SID18F  | I <sub>CLAMP_ABS</sub>      | Maximum clamp current <sup>[50, 51, 52, 53]</sup>         | -5   | -   | 5   | mA    | Applicable to HSIO_STDLN and HSIO_STD pins                                                                                                       |
| SID18G  | ΣI <sub>CLAMP_ABS</sub>     | Total Maximum clamp current                               | -25  | -   | 25  | mA    | Applicable to I/O pins in total for V <sub>DDIO_HSIO</sub>                                                                                       |
| SID18J  | I <sub>CLAMP_ABS</sub>      | Maximum clamp current <sup>[50, 51, 52, 53]</sup>         | -5   | -   | 5   | mA    | Applicable to HSIO_ENH pins                                                                                                                      |
| SID18K  | ΣI <sub>CLAMP_ABS</sub>     | Total Maximum clamp current                               | -25  | -   | 25  | mA    | Applicable to I/O pins in total for V <sub>DDIO_SMIF</sub>                                                                                       |
| SID20   | I <sub>OL1_GPIO_ABS</sub>   | LOW-level maximum output current for GPIO <sup>[54]</sup> | -    | -   | 3.5 | mA    | Setting is 1 mA                                                                                                                                  |
| SID21   | I <sub>OL2_GPIO_ABS</sub>   | LOW-level maximum output current for GPIO <sup>[54]</sup> | -    | -   | 7   | mA    | Setting is 2 mA                                                                                                                                  |
| SID22   | I <sub>OL3_GPIO_ABS</sub>   | LOW-level maximum output current for GPIO <sup>[54</sup>  | -    | -   | 10  | mA    | Setting is 5 mA                                                                                                                                  |
| SID22A  | I <sub>OL4_GPIO_ABS</sub>   | LOW-level maximum output current for GPIO <sup>[54]</sup> | -    | -   | 10  | mA    | Setting is 6 mA                                                                                                                                  |
| SID23A  | I <sub>OL_PMIC_EN_ABS</sub> | Sink maximum current                                      | -    | -   | 4   | mA    | For the pin PMIC_EN. Required to add a current limiting series resistor of 1.25 k $\Omega$ - 5 k $\Omega$ to the PMIC_EN output.                 |

- 48.Ensure that V<sub>DDD</sub> ≥ V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDIO\_GPIO\_1</sub>. Ensure that V<sub>DDD</sub> is turned on before V<sub>DDIO\_GPIO\_1</sub>, and V<sub>DDIO\_GPIO\_1</sub> is turned on before V<sub>DDIO\_GPIO\_2</sub>, or all at the same time. Also ensure V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDA\_ADC</sub> and V<sub>DDIO\_SMC</sub> ≥ V<sub>DDA\_ADC</sub> to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being "equal".
- 49. These parameters are based on the condition that  $V_{SS} = V_{SSA\_ADC} = V_{SSA\_DAC} = V_{SSA\_MIPI} = V_{SSA\_FPD} = 0.0 \text{ V}$ . 50. A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including
- during power transients. Refer to **Figure 26-1** for more information on the recommended circuit.

  V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range by the clamp current.
- 52.Clamp current can be applied to pins as listed in **Table 11-1** and only when the part is powered.
  53.When the conditions of [50], [51], [52], and SID18/A/B/C/F/G/J/K are met, |I<sub>CLAMP\_ABS</sub>| supersedes V<sub>IA\_ABS</sub> and V<sub>I\_ABS</sub>.
  54.The maximum output current is the peak current flowing through any one GPIOT/O.
  55.The total output current is the maximum current flowing through all GPIO I/OS (GPIO\_STD, and GPIO\_ENH).

- 56. The maximum output current is the peak current flowing through any one GPIO\_SMC I/O.
- 57. The total output current is the maximum current flowing through all SMC I/Os (GPIO\_SMC).
- 58. The maximum output current is the peak current flowing through any one SMIF I/O output. 59. The total output current is the maximum current flowing through all SMIF I/O outputs.
- 60. The maximum output current is the peak current flowing through any one FPD-link I/O output.
- 61. The total output current is the maximum current flowing through all FPD-link I/O outputs.
- 62. The maximum output current is the peak current flowing through any one HSIO I/O.
- 63. The total output current is the maximum current flowing through all HSIO I/Os (HSIO\_STD, HSIO\_ENH, and HSIO\_ENH\_PDIFF).

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



| Spec ID | Parameter                    | Description                                                   | Min | Тур | Max  | Units | Details/<br>conditions                                                                                                                                                                                                                                                                                                                            |
|---------|------------------------------|---------------------------------------------------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID23B  | ΣI <sub>OL_PMIC_EN_ABS</sub> | Sink average current                                          | -   |     | 1    | mA    | For the pin PMIC_EN The average output current is defined as the value of the average current flowing through any one of the corresponding pins for a 10 ms period. The average value is the operation current × the operation ratio. The operation ratio. The operation current period over the average current spec should be less than 100 ns. |
|         |                              |                                                               |     |     |      |       | Required to add a current limiting series resistor of 1.25 k $\Omega$ - 5 k $\Omega$ to the PMIC_EN output.                                                                                                                                                                                                                                       |
| SID26   | ΣI <sub>OL_GPIO_ABS</sub>    | LOW-level total output current for GPIO <sup>[55]</sup>       | -   | -   | 50   | mA    |                                                                                                                                                                                                                                                                                                                                                   |
| SID26A  | I <sub>OL_SMC_ABS</sub>      | LOW-level maximum output current for GPIO_SMC <sup>[56]</sup> | -   | -   | 52   | mA    | Setting is 30 mA at -40°C                                                                                                                                                                                                                                                                                                                         |
| SID26B  | ΣI <sub>OL_SMC_ABS</sub>     | LOW-level total output current for GPIO_SMC <sup>[57]</sup>   | -   | -   | 300  | mA    | 25°C < T <sub>A</sub> ≤ 105°C                                                                                                                                                                                                                                                                                                                     |
| SID26I  | ΣI <sub>OL_SMC_ABS</sub>     | LOW-level total output current for GPIO_SMC <sup>[57]</sup>   | -   | -   | 450  | mA    | -40°C ≤ T <sub>A</sub> ≤ 25°C                                                                                                                                                                                                                                                                                                                     |
| SID26C  | I <sub>OL_SMIF_ABS</sub>     | LOW-level maximum output current for SMIF <sup>[58]</sup>     | -   | -   | 15   | mA    | CFG_OUT2/DS_TRIM<2:0><br>= 0b110                                                                                                                                                                                                                                                                                                                  |
| SID26D  | ΣI <sub>OL_SMIF_ABS</sub>    | LOW-level total output current for SMIF <sup>[59]</sup>       | -   | -   | 100  | mA    |                                                                                                                                                                                                                                                                                                                                                   |
| SID26E  | I <sub>OL_FPD_ABS</sub>      | LOW-level maximum output current for FPD-Link <sup>[60]</sup> | -   | -   | 24   | mA    |                                                                                                                                                                                                                                                                                                                                                   |
| SID26F  | ΣI <sub>OL_FPD_ABS</sub>     | LOW-level total output current for FPD-Link <sup>[61]</sup>   | -   | -   | 120  | mA    |                                                                                                                                                                                                                                                                                                                                                   |
| SID26G  | I <sub>OL_HSIO_ABS</sub>     | LOW-level maximum output current for HSIO <sup>[62]</sup>     | -   | -   | 15   | mA    |                                                                                                                                                                                                                                                                                                                                                   |
| SID26H  | ΣI <sub>OL_HSIO_ABS</sub>    | LOW-level total output current for HSIO <sup>[63]</sup>       | -   | -   | 150  | mA    |                                                                                                                                                                                                                                                                                                                                                   |
| SID27   | I <sub>OH1_GPIO_ABS</sub>    | HIGH-level maximum output current for GPIO <sup>[54]</sup>    | -   | -   | -3.5 | mA    | Setting is 1 mA                                                                                                                                                                                                                                                                                                                                   |
| SID28   | I <sub>OH2_GPIO_ABS</sub>    | HIGH-level maximum output current for GPIO <sup>[54]</sup>    | -   | -   | -7   | mA    | Setting is 2 mA                                                                                                                                                                                                                                                                                                                                   |

- 48.Ensure that V<sub>DDD</sub> ≥ V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDIO\_GPIO\_1</sub>. Ensure that V<sub>DDD</sub> is turned on before V<sub>DDIO\_GPIO\_1</sub>, and V<sub>DDIO\_GPIO\_1</sub> is turned on before V<sub>DDIO\_GPIO\_2</sub>, or all at the same time. Also ensure V<sub>DDIO\_GPIO\_2</sub> ≥ V<sub>DDA\_ADC</sub> and V<sub>DDIO\_SMC</sub> ≥ V<sub>DDA\_ADC</sub> to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being
- 49. These parameters are based on the condition that  $V_{SS} = V_{SSA\_ADC} = V_{SSA\_DAC} = V_{SSA\_MIPI} = V_{SSA\_FPD} = 0.0 \text{ V}$ . 50. A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including
- during power transients. Refer to **Figure 26-1** for more information on the recommended circuit. 51.V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range by the clamp current.
- 52.Clamp current can be applied to pins as listed in **Table 11-1** and only when the part is powered.
  53.When the conditions of [50], [51], [52], and SID18/A/B/C/F/G/J/K are met, |I<sub>CLAMP\_ABS</sub>| supersedes V<sub>IA\_ABS</sub> and V<sub>I\_ABS</sub>.
  54.The maximum output current is the peak current flowing through any one GPIOT/O.
- 55.The total output current is the maximum current flowing through all GPIO I/Os (GPIO\_STD, and GPIO\_ENH).
- 56. The maximum output current is the peak current flowing through any one GPIO\_SMC I/O. 57. The total output current is the maximum current flowing through all SMC I/Os (GPIO\_SMC). 58. The maximum output current is the peak current flowing through any one SMIF I/O output. 59. The total output current is the maximum current flowing through all SMIF I/O output.

- 60. The maximum output current is the peak current flowing through any one FPD-link I/O output.
- 61. The total output current is the maximum current flowing through all FPD-link I/O outputs. 62. The maximum output current is the peak current flowing through any sole HSIO I/O.
- 63. The total output current is the maximum current flowing through all HSIO I/Os (HSIO\_STD, HSIO\_ENH, and HSIO\_ENH\_PDIFF).

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



| Spec ID | Parameter                     | Description                                                    | Min | Тур | Max  | Units | Details/<br>conditions                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|-------------------------------|----------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID29   | I <sub>OH3_GPIO_ABS</sub>     | HIGH-level maximum output current for GPIO <sup>[54]</sup>     | -   | -   | -10  | mA    | Setting is 5 mA                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SID29A  | I <sub>OH4_GPIO_ABS</sub>     | HIGH-level maximum output current for GPIO <sup>[54]</sup>     | _   | -   | -10  | mA    | Setting is 6 mA                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SID30A  | IOH_PMIC_EN_ABS               | Source maximum current                                         | -   | -   | -4   | mA    | For the pin PMIC_EN. Required to add a current limiting series resistor of 1.25 k $\Omega$ -5 k $\Omega$ to the PMIC_EN output.                                                                                                                                                                                                                                                                                                                 |
| SID30B  | ΣI <sub>OH_PMIC_EN_</sub> ABS | Source average current                                         | -   | 1   | -1   | mA    | For the pin PMIC_EN The average output current is defined as the value of the average current flowing through any one of the corresponding pins for a 10 ms period. The average value is the operation current $\times$ the operation ratio. The operation current period over the average current spec should be less than 100 ns. Required to add a current limiting series resistor of 1.25 k $\Omega$ - 5 k $\Omega$ to the PMIC_EN output. |
| SID33   | ΣI <sub>OH1_GPIO_ABS</sub>    | HIGH-level total output current for GPIO <sup>[55]</sup>       | -   | -   | -50  | mA    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SID33A  | I <sub>OH_SMC_ABS</sub>       | HIGH-level maximum output current for GPIO_SMC <sup>[56]</sup> | -   | -   | -52  | mA    | Setting is 30 mA at -40°C                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SID33B  | ΣI <sub>OH_SMC_ABS</sub>      | HIGH-level total output current for GPIO_SMC <sup>[57]</sup>   | -   | -   | -300 | mA    | 25°C < TA ≤ 105°C                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SID33I  | ΣI <sub>OH_SMC_ABS</sub>      | HIGH-level total output current for SMC                        | -   | -   | -450 | mA    | -40°C ≤ TA ≤ 25°C                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SID33C  | I <sub>OH_SMIF_ABS</sub>      | HIGH-level maximum output current for SMIF <sup>[58]</sup>     | -   | -   | -15  | mA    | CFG_OUT2/DS_TRIM<2:0><br>= 0b110                                                                                                                                                                                                                                                                                                                                                                                                                |
| SID33D  | ΣI <sub>OH_SMIF_ABS</sub>     | HIGH-level total output current for SMIF <sup>[59]</sup>       | _   | -   | -100 | mA    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SID33E  | I <sub>OH_FPD_ABS</sub>       | HIGH-level maximum output current for FPD-Link <sup>[60]</sup> | -   | -   | -24  | mA    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SID33F  | ΣI <sub>OH_FPD_ABS</sub>      | HIGH-level total output current for FPD-Link <sup>[61]</sup>   | -   | -   | -120 | mA    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SID33G  | I <sub>OH_HSIO_ABS</sub>      | HIGH-level maximum output current for HSIO <sup>[62]</sup>     | -   | -   | -15  | mA    |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Notes   | 1                             |                                                                |     | 1   |      | 1     |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

- 48.Ensure that V<sub>DDIO\_GPIO\_2</sub>≥V<sub>DDIO\_GPIO\_1</sub>. Ensure that V<sub>DDD</sub> is turned on before V<sub>DDIO\_GPIO\_1</sub>, and V<sub>DDIO\_GPIO\_1</sub> is turned on before V<sub>DDIO\_GPIO\_2</sub>, or all at the same time. Also ensure V<sub>DDIO\_GPIO\_2</sub>≥ V<sub>DDA\_ADC</sub> and V<sub>DDIO\_SMC</sub>≥ V<sub>DDA\_ADC</sub> to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being
- 49. These parameters are based on the condition that  $V_{SS} = V_{SSA\_ADC} = V_{SSA\_DAC} = V_{SSA\_MIPI} = V_{SSA\_FPD} = 0.0 \text{ V}$ . 50. A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including during power transients. Refer to Figure 26-1 for more information on the recommended circuit.
- 51.V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range by the clamp current.
- 52.Clamp current can be applied to pins as listed in **Table 11-1** and only when the part is powered.
  53.When the conditions of [50], [51], [52], and SID18/A/B/C/F/G/J/K are met, |I<sub>CLAMP\_ABS</sub>| supersedes V<sub>IA\_ABS</sub> and V<sub>I\_ABS</sub>.
  54.The maximum output current is the peak current flowing through any one GPIO1/O.
- 55. The total output current is the maximum current flowing through all GPIO I/Os (GPIO\_STD, and GPIO\_ENH).

- 56. The maximum output current is the peak current flowing through any one GPIO\_SMC I/O. 57. The total output current is the maximum current flowing through all SMC I/Os (GPIO\_SMC). 58. The maximum output current is the peak current flowing through any one SMIF I/O output. 59. The total output current is the maximum current flowing through all SMIF I/O outputs.
- 60. The maximum output current is the peak current flowing through any one FPD-link I/O output.
- 61. The total output current is the maximum current flowing through all FPD-link I/O outputs.
- 62.The maximum output current is the peak current flowing through any one HSIO I/O.
  63.The total output current is the maximum current flowing through all HSIO I/Os (HSIO\_STD, HSIO\_ENH, and HSIO\_ENH\_PDIFF).

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-1** Absolute maximum ratings (continued)

| Spec ID | Parameter                 | Description                                                                  | Min  | Тур | Max  | Units | Details/<br>conditions |
|---------|---------------------------|------------------------------------------------------------------------------|------|-----|------|-------|------------------------|
| SID33H  | ΣI <sub>OH_HSIO_ABS</sub> | HIGH-level total output current for HSIO <sup>[63]</sup>                     | -    | -   | -150 | mA    |                        |
| SID34   | P <sub>D</sub>            | Power dissipation                                                            | -    | -   | 2900 | mW    |                        |
| SID36   | T <sub>A</sub>            | Operating ambient temperature                                                | -40  | -   | 105  | °C    | For S-grade devices    |
| SID38   | T <sub>STG</sub>          | Storage temperature                                                          | -55  | -   | 150  | °C    |                        |
| SID39   | TJ                        | Operating junction temperature                                               | -40  | -   | 150  | °C    |                        |
| SID39A  | V <sub>ESD_HBM</sub>      | Electrostatic discharge human body model                                     | 2000 | -   | -    | V     |                        |
| SID39B1 | V <sub>ESD_CDM1</sub>     | Electrostatic discharge charged device model for corner pins                 | 750  | -   | -    | V     |                        |
| SID39B2 | V <sub>ESD_CDM2</sub>     | Electrostatic discharge charged device model for all other pins              | 500  | -   | -    | V     |                        |
| SID39C  | I <sub>LU</sub>           | The maximum pin current the device can tolerate before triggering a latch-up | -100 | -   | 100  | mA    |                        |

#### Notes

- 48. Ensure that  $V_{DDD} \ge V_{DDIO\_GPIO\_2} \ge V_{DDIO\_GPIO\_1}$ . Ensure that  $V_{DDD}$  is turned on before  $V_{DDIO\_GPIO\_1}$ , and  $V_{DDIO\_GPIO\_1}$  is turned on before  $V_{DDIO\_GPIO\_2}$ , or all at the same time. Also ensure  $V_{DDIO\_GPIO\_2} \ge V_{DDA\_ADC}$  and  $V_{DDIO\_SMC} \ge V_{DDA\_ADC}$  to avoid increased leakage. Operating the mentioned supplies within the same voltage range (i.e. within 2.7V-3.6 V, respectively within 4.5 V-5.5 V) fulfills being "equal".
- 49. These parameters are based on the condition that  $V_{SS} = V_{SSA\_ADC} = V_{SSA\_DAC} = V_{SSA\_MIPI} = V_{SSA\_FPD} = 0.0 \text{ V}$ . 50. A current-limiting resistor must be provided such that the current at the I/O pin does not exceed rated values at any time, including
- 51.V<sub>DDD</sub> and V<sub>DDIO</sub> must be sufficiently loaded or protected to prevent them from being pulled out of the recommended operating range by the clamp current.
- 52.Clamp current can be applied to pins as listed in **Table 11-1** and only when the part is powered.
  53.When the conditions of [50], [51], [52], and SID18/A/B/C/F/G/J/K are met, |I<sub>CLAMP\_ABS</sub>| supersedes V<sub>IA\_ABS</sub> and V<sub>I\_ABS</sub>.
  54.The maximum output current is the peak current flowing through any one GPIOT/O.
- 55. The total output current is the maximum current flowing through all GPIO I/Os (GPIO\_STD, and GPIO\_ENH). 56. The maximum output current is the peak current flowing through any one GPIO\_SMC I/O. 57. The total output current is the maximum current flowing through all SMC I/Os (GPIO\_SMC).

- 58. The maximum output current is the peak current flowing through any one SMIF I/O output. 59. The total output current is the maximum current flowing through all SMIF I/O outputs.
- 60. The maximum output current is the peak current flowing through any one FPD-link I/O output.
- 61. The total output current is the maximum current flowing through all FPD-link I/O outputs.
- 62. The maximum output current is the peak current flowing through any one HSIO I/O.
- 63. The total output current is the maximum current flowing through all HSIO I/Os (HSIO\_STD, HSIO\_ENH, and HSIO\_ENH\_PDIFF).



Example of a recommended circuit<sup>[64]</sup> Figure 26-1

Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current, or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings.

64.+B is the positive battery voltage around 45 V.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### 26.2 **Recommended operating conditions**

#### **Table 26-2 Device-level specifications**

| Spec ID  | Parameter                                                                                        | Description                                                                                    | Min                 | Тур  | Max                 | Units | Details/conditions                                                                                                                                                                                                           |
|----------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------|------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Recommen | ded operating condi                                                                              | tions                                                                                          |                     | •    |                     | •     | •                                                                                                                                                                                                                            |
| SID40    | V <sub>DDD</sub> , V <sub>DDA_ADC</sub> ,<br>V <sub>DDIO_GPIO</sub> ,<br>V <sub>DDIO_SMC</sub> , | Power supply voltage <sup>[65]</sup>                                                           | 2.7 <sup>[66]</sup> | _    | 5.5 <sup>[67]</sup> | V     | V <sub>DDIO_GPIO</sub><br>(V <sub>DDIO_GPIO_0/1/2</sub> )                                                                                                                                                                    |
| SID40A   | V <sub>DDIO_EFP</sub>                                                                            | Power supply voltage for eFuse programming <sup>[68]</sup>                                     | 3.0                 | -    | 5.5                 | V     | V <sub>DDIO_GPIO_0</sub> for this product, when programming eFuses                                                                                                                                                           |
| SID40B   | V <sub>DDIO_HSIO</sub>                                                                           | Power supply voltage                                                                           | 3.0                 | 3.3  | 3.6                 | V     |                                                                                                                                                                                                                              |
| SID40D   | V <sub>DDIO_SMIF</sub>                                                                           | Power supply voltage (V <sub>DDIO_SMIF</sub> ).<br>Supply for 1.8 V I/Os.                      | 1.7                 | 1.8  | 1.95                | V     | Disable the IO cell input<br>buffer before shutting off                                                                                                                                                                      |
| SID40DA  | V <sub>DDIO_SMIF_HV</sub>                                                                        | Power supply voltage (V <sub>DDIO SMIF HV</sub> ). HV supply for pre-drivers of HSIO_ENH I/Os. | 3.0                 | 3.3  | 3.6                 | V     | any of the IO supply voltages (V <sub>DDIO_SMIF</sub> or V <sub>DDIO_SMIF_HV</sub> ).                                                                                                                                        |
| SID40E   | V <sub>DDPLL_FPD0</sub> <sup>[71,72]</sup>                                                       | Power supply voltage (V <sub>DDPLL_FPD0</sub> ).<br>Supply for FPD-link PLLs.                  | 1.09                | 1.15 | 1.21                | V     | -                                                                                                                                                                                                                            |
| SID40F   | V <sub>DDHA_FPD0</sub>                                                                           | Power supply voltage (V <sub>DDHA_FPD0</sub> ).<br>Supply for FPD-link line drivers.           | 3.0                 | 3.3  | 3.6                 | V     | -                                                                                                                                                                                                                            |
| SID40G   | V <sub>DDA_FPD0</sub> <sup>[71, 72]</sup>                                                        | Power supply voltage (V <sub>DDA_FPD0</sub> ).<br>Core-supply for FPD-link.                    | 1.09                | 1.15 | 1.21                | V     | -                                                                                                                                                                                                                            |
| SID40E_1 | V <sub>DDPLL_FPD1</sub> <sup>[71,72]</sup>                                                       | Power supply voltage (V <sub>DDPLL_FPD1</sub> ).<br>Supply for FPD-link PLLs.                  | 1.09                | 1.15 | 1.21                | V     | -                                                                                                                                                                                                                            |
| SID40F_1 | V <sub>DDHA_FPD1</sub>                                                                           | Power supply voltage (V <sub>DDHA_FPD1</sub> ).<br>Supply for FPD-link line drivers.           | 3.0                 | 3.3  | 3.6                 | V     | -                                                                                                                                                                                                                            |
| SID40G_1 | V <sub>DDA_FPD1</sub> <sup>[71, 72]</sup>                                                        | Power supply voltage (V <sub>DDA_FPD1</sub> ).<br>Core-supply for FPD-link.                    | 1.09                | 1.15 | 1.21                | V     | -                                                                                                                                                                                                                            |
| SID40H   | V <sub>DDA_MIPI</sub> <sup>[71]</sup>                                                            | Power supply voltage (V <sub>DDA_MIPI</sub> ). Supply for MIPI D-PHY.                          | 1.09                | 1.15 | 1.21                | V     | -                                                                                                                                                                                                                            |
| SID40J   | V <sub>CCD</sub> <sup>[71]</sup>                                                                 | External V <sub>CCD</sub> power supply                                                         | 1.09                | 1.15 | 1.21                | V     | External V <sub>CCD</sub> power supply range when externally supplied at V <sub>CCD</sub> . V <sub>CCD</sub> must not be driven by an external supply at startup. See related application note for correct startup sequence. |
| SID41    | C <sub>S1</sub>                                                                                  | Smoothing capacitor <sup>[69, 70]</sup>                                                        | 30.8                | 94   | 103.4               | μF    |                                                                                                                                                                                                                              |
| SID43    | V <sub>DDA_DAC</sub>                                                                             | High voltage supply                                                                            | 3.0                 | 3.3  | 3.6                 | ٧     |                                                                                                                                                                                                                              |

65. Ensure  $V_{DDIO\_GPIO\_2} \ge 0.8 \times V_{DDA\_ADC}$  when SARMUX0 is enabled.

66.3.0 V ±10% is supported with a lower BOD setting option. This setting provides robust protection for internal timing but BOD reset occurs at a voltage below the specified operating conditions. A higher BOD setting option is available (consistent with down to 3.0 V) and guarantees that all operating conditions are met.

67.5.0 V ±10% is supported with a higher OVD setting option. This setting provides robust protection for internal and interface timing, but OVD reset occurs at a voltage above the specified operating conditions. A lower OVD setting option is available (consistent with up to 5.0 V) and guarantees that all operating conditions are met. Voltage overshoot to a higher OVD setting range for V<sub>DDD</sub> and V<sub>DDA</sub> ADC is permissible, provided the duration is less than 2 hours cumulated. Note that during overshoot voltage condition electrical parameters are not guaranteed. 88.eFuse programming must be executed with the part in a "quiet" state, with minimal activity (preferably only JTAG or a single LIN/CAN channel

on V<sub>DDIO\_GPIO</sub> domain).

69.Only one smoothing capacitor, C<sub>S1</sub> is required per chip (not per VCCD pin). The VCCD pins should be connected together to ensure a low-impedance connection (see the recommendation in Figure 26-2).

70. Capacitors used for power supply decoupling or filtering are operated under a continuous DC-bias. Many capacitors used with DC power across them provide less than their target capacitance, and their capacitance is not constant across their working voltage range. When selecting capacitors for use with this device, ensure that the selected components provide the required capacitance under the specific operating conditions of temperature and voltage used in your design. While the temperature coefficient is normally found within a parts catalog (such as, X7R, C0G, Y5V), the matching voltage coefficient may only be available on the component datasheet or direct from the manufacturer. Use of components that do not provide the required capacitance under the actual operating conditions may cause the device to operate to less than datasheet specifications.

71. Analog and digital supply rails to be shorted on the PCB (V<sub>DDPLL\_FPD0</sub> = V<sub>DDPLL\_FPD1</sub> = V<sub>DDA\_FPD0</sub> = V<sub>DDA\_FPD1</sub> = V<sub>DDA\_MIP1</sub> = V<sub>CCD)</sub>. These supply rails must be connected to the same power supply of V<sub>CCD</sub>. This supply voltage needs to be filtered in order to eliminate any PLL jitters. It is recommended to use a noise filter to reduce the noise ripple for the FPD-LINK and MIPI-PHY supply. 72. After XRES\_L release, internal LDO will be ON, and  $V_{CCD} = V_{DDPLL\_FPD} = V_{DDA\_FPD} = 1.15 \text{ V}$ , only then hand over to external PMIC is allowed.

# Based on Arm® Cortex®-M7 dual

Electrical specifications





Figure 26-2 Smoothing capacitor

Smoothing capacitor should be placed as close as possible to the VCCD pin.

# Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### DC specifications, CPU current, and transition time specifications **Table 26-3**

All specifications are valid for –40°C  $\leq$  T  $_{A}$   $\leq$  105°C and for 2.7 V to 5.5 V except where noted.

| Spec ID   | Parameter        | Description                                                                                                          | Min | Тур | Max  | Units | Details/conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execute w | ith Flash        |                                                                                                                      |     |     |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SID51B    | I <sub>CC1</sub> | V <sub>CCD</sub> current in external PMIC mode                                                                       | J   | 700 | 1120 | mA    | Typ: $T_A$ = 25°C, $V_{CCD}$ = 1.15 V,<br>process typ (TT)<br>Max: $T_A$ = 105°C, $T_J$ = 150°C,<br>$V_{CCD}$ = 1.21 V,<br>process worst (FF)<br>(Maximum expected $V_{CCD}$<br>when $T_J$ = 150°C is reached<br>due to self-heating)                                                                                                                                                                                                                                                                                                                      |
| SID52B    | I <sub>DD1</sub> | V <sub>DDD</sub> current in external PMIC mode, Use case with VIDEOSS (V <sub>DDD</sub> current for SID51B use case) |     | 7   | 10   | mA    | Both Cortex®-M7 at 320 MHz generated by PLL with ECO reference, executing Dhrystone from flash with cache enabled. Cortex®-M0+ is sleeping at 100 MHz. Graphics Engine at 250 MHz, operating 2D rendering, drawing, capture, output on 2 displays. All other peripherals, peripheral clocks, interrupts, CSV, DMA, ECO are enabled. No IO toggling. Typ: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.0 V, V <sub>CCD</sub> = 1.15 V, process typ (TT) Max: T <sub>A</sub> = 105°C, V <sub>DDD</sub> = 5.5 V, V <sub>CCD</sub> = 1.21 V, process worst (FF) |
| SID56     | I <sub>DD1</sub> | V <sub>DDD</sub> current in internal regulator<br>mode, Execute from flash;<br>Cortex®-M7 CPU in Active mode         | _   | 8   | 38   | mA    | Cortex®-M7_0 at 8 MHz generated by IMO reference, executing Dhrystone from flash with cache enabled. Cortex®-M0+ is sleeping at 8 MHz. CM7_1 is powered off. All clocks at 8 MHz generated by IMO. VIDEOSS power switched off All other peripherals, peripheral clocks, interrupts, CSV, DMA, PLL, ECO are disabled. No IO toggling. Typ: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.0 V, process typ (TT) Max: T <sub>A</sub> = 85°C, V <sub>DDD</sub> = 5.5 V, process worst (FF)                                                                       |

# Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



DC specifications, CPU current, and transition time specifications (continued) **Table 26-3** 

All specifications are valid for –40°C  $\leq$  T  $_{A}$   $\leq$  105°C and for 2.7 V to 5.5 V except where noted.

| Spec ID   | Parameter             | Description                                                                                                                        | Min          | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                                                    |
|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID50A    | I <sub>DD1</sub>      | V <sub>DDD</sub> current in internal regulator<br>mode. Cortex®-M7/M0+ CPUs in<br>Sleep mode                                       | _            | 28  | 70  | mA    | Clocks running at max frequency, All CPUs in Sleep mode. VIDEOSS power switched off All other peripherals, peripheral clocks, interrupts, CSV, DMA, ECO are disabled. No IO toggling. Typ: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.0 V, process typ (TT) Max: T <sub>A</sub> = 85°C, V <sub>DDD</sub> = 5.5 V, process worst (FF) |
| SID50C    | I <sub>DD1</sub>      | V <sub>DDD</sub> current in internal regulator<br>mode. Cortex®-M7/M0+ CPUs in<br>Sleep mode (room temp)                           | 1            |     | 40  | mA    | Clocks running at max frequency, All CPUs in Sleep mode. VIDEOSS power switched off All peripherals, peripheral clocks, interrupts, CSV, DMA, ECO are disabled. No IO toggling. Max: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.5 V, process worst (FF)                                                                              |
| SID50B    | I <sub>CC1</sub>      | V <sub>CCD</sub> current in external PMIC<br>mode<br>Cortex®-M7/M0+ CPUs in Sleep<br>mode<br>VIDEOSS in sleep mode (clocks<br>off) | -            | 30  | 500 | mA    | Clocks running at max frequency, All CPUs in Sleep mode. VIDEOSS in sleep mode All other peripherals, peripheral clocks, interrupts, CSV, DMA, ECO are disabled. No IO toggling. Typ: T <sub>A</sub> = 25°C, V <sub>CCD</sub> = 1.15 V, process typ (TT) Max: T <sub>A</sub> = 105°C, V <sub>CCD</sub> = 1.21 V, process worst (FF)   |
| Deep Slee | p Mode                |                                                                                                                                    |              |     |     |       |                                                                                                                                                                                                                                                                                                                                       |
| SID59     | I <sub>DD_DS32A</sub> | V <sub>DDD</sub> current in internal regulator<br>mode.<br>32 KB SRAM retention, LPECO<br>(4 MHz) operation in Deep Sleep<br>mode. | <del>-</del> | 150 | _   | μА    | Deep Sleep Mode (RTC and EVTGEN operating, all other peripherals off, CAN MRAM disabled), CM0+ and CM7_0 retain, CM7_1 power switched OFF Typ: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.0 V, V <sub>CCD</sub> = 1.1 V, process typ (TT) FPD-Link/MIPI Standby currents not included                                                |

# Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### DC specifications, CPU current, and transition time specifications (continued) **Table 26-3**

All specifications are valid for –40°C  $\leq$  T  $_{A}$   $\leq$  105°C and for 2.7 V to 5.5 V except where noted.

| Spec ID   | Parameter             | Description                                                                                                                                    | Min | Тур | Max  | Units | Details/conditions                                                                                                                                                                                                                                                                                                                            |
|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID59A    | I <sub>DD_DS32A</sub> | V <sub>DDD</sub> current in internal regulator<br>mode.<br>32 KB SRAM retention, LPECO<br>(4 MHz) operation in Deep Sleep<br>mode. (room temp) | _   | -   | 250  | μА    | Deep Sleep Mode (RTC at 32 kHz and EVTGEN operating, all other peripherals off, CAN MRAM disabled), CM0+ and CM7_0 retain, CM7_1 power switched OFF Max: V <sub>DDD</sub> = 5.5 V, T <sub>A</sub> = 25°C, process worst (FF) FPD-Link/MIPI Standby currents not included                                                                      |
| SID60     | I <sub>DD_DS32B</sub> | V <sub>DDD</sub> current in internal regulator<br>mode.<br>32 KB SRAM retention, LPECO<br>(4 MHz) operation in Deep Sleep<br>mode.             | T.  | -   | 2500 | μА    | Deep Sleep Mode (RTC and Event generator operating, all other peripherals off, CAN MRAM disabled), CM0+ and CM7_0 retain, CM7_1 power switched OFF Max: V <sub>DDD</sub> = 5.5 V, T <sub>A</sub> = 85°C, process worst (FF) FPD-Link/MIPI Standby currents not included                                                                       |
| SID64     | I <sub>DD_DS32C</sub> | V <sub>DDD</sub> current in internal regulator<br>mode.<br>32 KB SRAM retention, ILO<br>operation in Deep Sleep mode.                          | -   | 50  | 2500 | μА    | Deep Sleep Mode (RTC and Event generator operating, all other peripherals off, CAN MRAM disabled) CM0+ and CM7_0 retain, CM7_1 power switched OFF Typ: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.0 V, process typ (TT) Max: T <sub>A</sub> = 85°C, V <sub>DDD</sub> = 5.5 V, process worst (FF) FPD-Link/MIPI Standby currents not included |
| SID64A    | I <sub>DD_DS32D</sub> | 32 KB SRAM retention, ILO operation in Deep Sleep mode (room temp)                                                                             | -   | -   | 150  | μА    | Deep Sleep Mode (RTC at 32 kHz and Event generator operating, all other peripherals off, CAN MRAM disabled) CM0+ and CM7_0 retain, CM7_1 power switched OFF Max: T <sub>A</sub> = 25°C, V <sub>DDD</sub> = 5.5 V, process worst (FF) FPD-Link/MIPI Standby currents not included                                                              |
| Hibernate | Mode                  | <u> </u>                                                                                                                                       |     |     |      |       |                                                                                                                                                                                                                                                                                                                                               |
| SID66     | I <sub>DD_HIB1</sub>  | V <sub>DDD</sub> current,<br>Hibernate Mode + RTC at<br>32.768 kHz                                                                             | -   | -   | 20   | μА    | T <sub>A</sub> = 25°C using ILO,<br>V <sub>DDD</sub> = 5.0 V                                                                                                                                                                                                                                                                                  |
| SID66A    | I <sub>DD_HIB2</sub>  | V <sub>DDD</sub> current,<br>Hibernate Mode + RTC at<br>32.768 kHz                                                                             | -   | -   | 40   | μА    | T <sub>A</sub> = 25°C, using WCO,<br>V <sub>DDD</sub> = 5.0 V                                                                                                                                                                                                                                                                                 |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-3** DC specifications, CPU current, and transition time specifications (continued)

All specifications are valid for –40°C  $\leq$   $T_{A}$   $\leq$  105°C and for 2.7 V to 5.5 V except where noted.

| Spec ID   | Parameter               | Description                                                                    | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                        |
|-----------|-------------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID66B    | I <sub>DD_HIB3</sub>    | V <sub>DDD</sub> current,<br>Hibernate Mode + RTC at<br>32.768 kHz             | -   | -   | 75  | μА    | T <sub>A</sub> = 85°C, using WCO,<br>V <sub>DDD</sub> = 5.5 V                                                                                                                                                                                                                                             |
| SID66C    | I <sub>DD_HIB4</sub>    | V <sub>DDD</sub> current,<br>Hibernate Mode + RTC at<br>32.768 kHz             | -   | -   | 150 | μА    | T <sub>A</sub> = 25°C using LPECO<br>4 MHz, 20 pF load of LPECO<br>V <sub>DDD</sub> = 5.0 V                                                                                                                                                                                                               |
| SID66D    | I <sub>DD_HIB5</sub>    | V <sub>DDD</sub> current,<br>Hibernate Mode + RTC at<br>32.768 kHz             | -   | -   | 215 | μА    | T <sub>A</sub> = 85°C, using LPECO<br>4 MHz, 20 pF load of LPECO<br>V <sub>DDD</sub> = 5.5 V                                                                                                                                                                                                              |
| Power Mod | de Transition           | Times                                                                          |     |     |     |       |                                                                                                                                                                                                                                                                                                           |
| SID69_1   | t <sub>ACT_DS</sub>     | Power down time from ACTIVE to<br>Deep Sleep (using the internal<br>regulator) | -   | ı   | 2.8 | μs    | When IMO is already running and all HFCLK roots are at least 8 MHz. HFCLK roots that are slower than this will require additional time to turn off.                                                                                                                                                       |
| SID69A    | <sup>t</sup> ACT_DS     | Power down time from ACTIVE to<br>Deep Sleep (using external PMIC)             | -   | -   | 6.5 | μs    | When IMO is already running and all HFCLK roots are at least 8 MHz. HFCLK roots that are slower than this will require additional time to turn off. The time for the PMIC to deassert its power good signal is not included.                                                                              |
| SID67     | t <sub>DS_ACT</sub>     | Deep Sleep to Active transition<br>time (IMO clock, flash execution)           | -   |     | 26  | μs    | When using 8 MHz IMO. Measured from wakeup interrupt during Deep Sleep until Flash execution. $T_A \ge -5^{\circ}C$ Note: At temperatures below $-5^{\circ}C$ the Deep Sleep to Active transition time can be higher than the max time indicated by as much as 20 $\mu$ s                                 |
| SID67A    | t <sub>DS_ACT_FLL</sub> | Deep Sleep to Active transition<br>time (FLL clock, flash execution)           | -   |     | 26  | μs    | When using FLL to generate 96 MHz from the 8-MHz IMO. Measured from wakeup interrupt during Deep Sleep until Flash execution. $T_A \ge -5^{\circ}C$ Note: At temperatures below $-5^{\circ}C$ the Deep Sleep to Active transition time can be higher than the max time indicated by as much as 20 $\mu$ s |
| SID67B    | t <sub>DS_ACT_PLL</sub> | Deep Sleep to Active transition<br>time (PLL clock)                            | -   | -   | 60  | μs    | When using PLL to generate 96 MHz from the 8-MHz IMO. Measured from wakeup interrupt during Deep Sleep until PLL locks. $T_A \ge -5^{\circ}C$ Note: At temperatures below $-5^{\circ}C$ the Deep Sleep to Active transition time can be higher than the max time indicated by as much as 20 $\mu$ s       |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



DC specifications, CPU current, and transition time specifications (continued) **Table 26-3** 

All specifications are valid for  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105^{\circ}\text{C}$  and for 2.7 V to 5.5 V except where noted.

| Spec ID | Parameter                       | Description                                                                                                                                   | Min  | Тур | Max  | Units | Details/conditions                                                                                                                                                                                                                                       |
|---------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID68C  | t <sub>HIB_ACT</sub>            | Release time from HV reset (POR,<br>BOD, OVD, OCD, WDT, Hibernate<br>wakeup, or XRES_L) until CM0+<br>begins executing ROM boot               | -    | -   | 650  | μs    | Without boot runtime with max. 103.4 μF smoothing capacitor per SID41, no FPD/MIPI filter connected Guaranteed by Design                                                                                                                                 |
| SID68D  | t <sub>HIB_ACT</sub>            | Release time from HV reset (POR,<br>BOD, OVD, OCD, WDT, Hibernate<br>wakeup, or XRES_L) until CM0+<br>begins executing ROM boot               | -    | ı   | 1040 | μs    | Without boot runtime with max. 103.4 µF smoothing capacitor per SID41 + max. 5x11 µF FPD/MIPI filter caps Guaranteed by Design                                                                                                                           |
| SID68A  | t <sub>LVR_ACT</sub>            | Release time from LV reset<br>(Fault, Internal system reset,<br>MCWDT, or CSV) during<br>Active/Sleep until CM0+ begins<br>executing ROM boot | 8    | ı   | 10   | μs    | Without boot runtime.<br>Guaranteed by design                                                                                                                                                                                                            |
| SID68B  | t <sub>LVR_DS</sub>             | Release time from LV reset<br>(Fault, or MCWDT) during<br>Deep Sleep until CM0+ begins<br>executing ROM boot                                  | -    | 1   | 15   | μs    | Without boot runtime.<br>Guaranteed by design                                                                                                                                                                                                            |
| SID79   | t <sub>HIBWAKE</sub> -<br>UP_PW | Pulse width for wakeup from<br>Hibernate mode on<br>HIBERANTE_WAKEUP pins                                                                     | 90   | -   | -    | ns    | Guaranteed by design                                                                                                                                                                                                                                     |
| SID80A  | t <sub>RB_N</sub>               | ROM boot startup time or<br>wakeup time from hibernate in<br>NORMAL protection state                                                          | -    | -   | 1700 | μs    | FAST_BOOT = 1,<br>CM0+ clocked at 100 MHz                                                                                                                                                                                                                |
| SID80B  | t <sub>RB_S</sub>               | ROM boot startup time or wakeup time from hibernate in SECURE protection state                                                                | -    | -   | 2300 | μs    | FAST_BOOT = 1,<br>CM0+ clocked at 100 MHz                                                                                                                                                                                                                |
| SID81A  | t <sub>FB</sub>                 | Flash boot startup time or<br>wakeup time from hibernate in<br>NORMAL/SECURE protection<br>state                                              | -    | _   | 190  | μs    | FAST_BOOT = 1,<br>TOC2_FLAGS = 0x2CF,<br>CM0+ clocked at 100 MHz,<br>Listen window = 0 ms                                                                                                                                                                |
| SID81B  | t <sub>FB_A</sub>               | Flash boot with app<br>authentication time in<br>NORMAL/SECURE protection<br>state                                                            | -    |     | 5000 | μs    | FAST_BOOT = 1,<br>TOC2_FLAGS = 0x24F, CM0+<br>clocked at 100 MHz, Listen<br>window = 0 ms, Public key<br>exponent e = 0x010001, APP<br>size is 64 KB with the last 256<br>bytes being a digital<br>signature in<br>RSASSA-PKCS1-v1.5<br>Valid for RSA2K. |
| SID81C  | t <sub>FB_B</sub>               | Flash boot with app<br>authentication time in<br>NORMAL/SECURE protection<br>state                                                            | -    | -   | 8150 | μs    | FAST_BOOT = 1,<br>TOC2_FLAGS = 0x24F, CM0+<br>clocked at 100 MHz, Listen<br>window = 0 ms, Public key<br>exponent e = 0x010001, APP<br>size is 64 KB with the last 384<br>bytes being a digital<br>signature in<br>RSASSA-PKCS1-v1.5<br>Valid for RSA3K. |
|         | specifications                  | T                                                                                                                                             |      | 1   |      | 1     |                                                                                                                                                                                                                                                          |
| SID600  | V <sub>CCD</sub>                | Internal regulator core supply voltage (transient range)                                                                                      | 1.05 | 1.1 | 1.15 | V     |                                                                                                                                                                                                                                                          |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 

#### **Table 26-3** DC specifications, CPU current, and transition time specifications (continued)

All specifications are valid for  $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 105^{\circ}\text{C}$  and for 2.7 V to 5.5 V except where noted.

| Spec ID | Parameter              | Description                                                    | Min                        | Тур | Max                       | Units | Details/conditions      |
|---------|------------------------|----------------------------------------------------------------|----------------------------|-----|---------------------------|-------|-------------------------|
| SID600A | V <sub>CCD_S</sub>     | Internal regulator core supply voltage (static range, no load) | 1.075                      | 1.1 | 1.125                     | V     | Guaranteed by design    |
| SID601  | I <sub>DDD_ACT</sub>   | Regulator operating current in Active/Sleep mode               | -                          | 900 | 1500                      | μΑ    | Guaranteed by design    |
| SID602  | I <sub>DDD_DPSLP</sub> | Regulator operating current in Deep Sleep mode                 | _                          | 1.5 | 20                        | μΑ    | Guaranteed by design    |
| SID603  | I <sub>RUSH</sub>      | In-rush current                                                | -                          | -   | 850                       | mA    |                         |
| SID604  | I <sub>ILDOUT</sub>    | Internal regulator output current for operation                | _                          | -   | 300                       | mA    |                         |
| SID606  | V <sub>IL</sub>        | PMIC digital input LOW voltage (%V <sub>DDD</sub> )            | _                          | ı   | 0.3 ×<br>V <sub>DDD</sub> | ٧     |                         |
| SID606A | V <sub>IH</sub>        | PMIC digital input HIGH voltage (%V <sub>DDD</sub> )           | $0.7 \times V_{DDD}$       | ı   | 1                         | ٧     |                         |
| SID606B | V <sub>HYST</sub>      | PMIC digital input hysteresis (%V <sub>DDD</sub> )             | 0.05 ×<br>V <sub>DDD</sub> | 1   | 1                         | ٧     |                         |
| SID607  | $V_{OL}$               | PMIC digital output LOW voltage                                | _                          | -   | 0.5                       | V     | I <sub>OL</sub> = 1 mA  |
| SID607A | V <sub>OH</sub>        | PMIC digital output HIGH voltage                               | V <sub>DDD</sub> - 0.5     | _   | -                         | V     | I <sub>OH</sub> = -1 mA |

**Electrical specifications** 



# **26.3** Reset specifications

Table 26-4 XRES\_L Reset

| Spec ID                  | Parameter             | Description                                 | Min                        | Тур | Max                       | Units | Details/conditions                                                               |  |  |  |
|--------------------------|-----------------------|---------------------------------------------|----------------------------|-----|---------------------------|-------|----------------------------------------------------------------------------------|--|--|--|
| XRES_L DC specifications |                       |                                             |                            |     |                           |       |                                                                                  |  |  |  |
| SID73                    | I <sub>IDD_XRES</sub> | I <sub>DD</sub> when XRES_L asserted        | -                          | -   | 1.7                       | mA    | Max: T <sub>A</sub> = 105 °C,<br>V <sub>DDD</sub> = 5.5 V,<br>process worst (FF) |  |  |  |
| SID74                    | V <sub>IH</sub>       | Input voltage high threshold                | 0.7 ×<br>V <sub>DDD</sub>  | -   | _                         | V     | CMOS Input                                                                       |  |  |  |
| SID75                    | V <sub>IL</sub>       | Input voltage low threshold                 | _                          | 1   | 0.3 ×<br>V <sub>DDD</sub> | V     | CMOS Input                                                                       |  |  |  |
| SID76                    | R <sub>PULLUP</sub>   | Pull-up resistor                            | 7                          | -   | 20                        | kΩ    |                                                                                  |  |  |  |
| SID77                    | C <sub>IN</sub>       | Input capacitance                           | -                          | -   | 5                         | pF    |                                                                                  |  |  |  |
| SID78                    | V <sub>HYSXRES</sub>  | Input voltage hysteresis                    | 0.05 ×<br>V <sub>DDD</sub> | -   | _                         | V     |                                                                                  |  |  |  |
| XRES_L                   | AC specifica          | tions                                       |                            |     |                           |       |                                                                                  |  |  |  |
| SID70                    | t <sub>XRES_ACT</sub> | XRES_L deasserted to Active transition time | _                          | -   | 265                       | μs    | Without boot runtime<br>Guaranteed by design                                     |  |  |  |
| SID71                    | t <sub>XRES_PW</sub>  | XRES_L pulse width                          | 5                          | -   | -                         | μs    |                                                                                  |  |  |  |
| SID72                    | t <sub>XRES_FT</sub>  | Pulse suppression width                     | 100                        | -   | -                         | ns    |                                                                                  |  |  |  |



Figure 26-3 Reset sequence

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### 26.4 I/O specifications

#### I/O specifications **Table 26-5**

| Spec ID | Parameter            | Description                                     | Min                             | Тур | Max | Units | Details/conditions                                                                                                                      |
|---------|----------------------|-------------------------------------------------|---------------------------------|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| GPIO_ST | D specificati        | ons (5-V I/Os, except (                         | GPIO_ENH)                       |     |     |       | •                                                                                                                                       |
| SID650  | V <sub>OL1</sub>     | Output voltage LOW level                        | -                               | -   | 0.6 | V     | $I_{OL}$ = 6 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b00<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                                  |
| SID651  | V <sub>OL2</sub>     | Output voltage LOW level                        | -                               | -   | 0.4 | V     | $I_{OL} = 5 \text{ mA}$ $I_{OD} = 5 \text{ mA}$ $V_{DDIO\_GPIO} = 4.5 \text{ V}$                                                        |
| SID651D | V <sub>OL2</sub>     | Output voltage LOW level                        | -                               | -   | 0.4 | V     | $I_{OL} = 2 \text{ mA}$<br>$I_{OC} = 2 \text{ mA}$<br>$CFG_OUT/DRIVE\_SEL<1:0> = 0b0X 2.7 \text{ V} \le V_{DDIO\_GPIO} < 4.5 \text{ V}$ |
| SID652  | V <sub>OL3</sub>     | Output voltage LOW level                        | -                               | -   | 0.4 | V     | I <sub>OL</sub> = 2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10<br>V <sub>DDIO_GPIO</sub> ≥ 4.5 V                                            |
| SID652D | V <sub>OL3</sub>     | Output voltage LOW level                        | -                               | -   | 0.4 | V     | $I_{OL} = 1 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b10$<br>$2.7 \text{ V} \le \text{V}_{DDIO\_GPIO} < 4.5 \text{ V}$                 |
| SID653  | V <sub>OL4</sub>     | Output voltage LOW level                        | -                               | -   | 0.4 | V     | $I_{OL} = 1 \text{ mA}$<br>$CFG\_OUT/DRIVE\_SEL<1:0> = 0b11$<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                      |
| SID653D | V <sub>OL4</sub>     | Output voltage LOW level                        | -                               | -   | 0.4 | V     | $I_{OL} = 0.5 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b11$<br>$2.7 \text{ V} \le V_{DDIO\_SPIO} < 4.5 \text{ V}$                      |
| SID654  | V <sub>OH1</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | -   | -   | V     | $I_{OH}$ = -5 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b00<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                                 |
| SID654D | V <sub>OH1</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | 1   | -   | V     | I <sub>OH</sub> = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00<br>2.7 V ≤ V <sub>DDIO_SPIO</sub> < 4.5 V                                   |
| SID655  | V <sub>OH2</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | 1   | -   | V     | $I_{OH}$ = -5 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b01<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                                 |
| SID655D | V <sub>OH2</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | 1   | -   | V     | $I_{OH}$ = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b01<br>2.7 V $\leq$ V <sub>DDIO_GPIO</sub> $<$ 4.5 V                                      |
| SID656  | V <sub>OH3</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | 1   | -   | V     | $I_{OH}$ = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b10<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                                 |
| SID656D | V <sub>OH3</sub>     | Output voltage HIGH level                       | V <sub>DDIO_GPIO</sub> -<br>0.5 | 1   | -   | V     | $I_{OH}$ = -1 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b10<br>2.7 V $\leq$ V <sub>DDIO_GPIO</sub> $\leq$ 4.5 V                                   |
| SID657  | V <sub>OH4</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | -   | -   | V     | $I_{OH} = -1 \text{ mA}$<br>$CFG\_OUT/DRIVE\_SEL<1:0> = 0b11$<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                     |
| SID657D | V <sub>OH4</sub>     | Output voltage HIGH<br>level                    | V <sub>DDIO_GPIO</sub> - 0.5    | -   | -   | V     | $I_{OH}$ = -0.5 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b11<br>2.7 V $\leq$ V <sub>DDIO_SPIO</sub> < 4.5 V                                      |
| SID658  | R <sub>PD</sub>      | Pull-down resistance                            | 25                              | 50  | 100 | kΩ    | -                                                                                                                                       |
| SID659  | R <sub>PU</sub>      | Pull-up resistance                              | 25                              | 50  | 100 | kΩ    | -                                                                                                                                       |
| SID660  | V <sub>IH_CMOS</sub> | Input voltage HIGH<br>threshold in CMOS<br>mode | 0.7 ×<br>V <sub>DDIO_GPIO</sub> | -   | -   | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0> = 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                 |

## Based on Arm® Cortex®-M7 dual



I/O specifications (continued) **Table 26-5** 

| Spec ID | Parameter              | Description                                                    | Min                             | Тур | Max                          | Units | Details/conditions                                                                                                                                                                                                                                   |
|---------|------------------------|----------------------------------------------------------------|---------------------------------|-----|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID661  | V <sub>IH_TTL</sub>    | Input voltage HIGH<br>threshold in TTL<br>mode                 | 2.0                             | -   | -                            | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0> = 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                                                                                                                              |
| SID662  | V <sub>IH_AUTO</sub>   | Input voltage HIGH<br>threshold in AUTO<br>mode                | 0.8 ×<br>V <sub>DDIO_GPIO</sub> | -   | _                            | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_GPIO \leq 5.5\ V} \end{array} $                                                                                                  |
| SID663  | V <sub>IL_CMOS</sub>   | Input voltage LOW<br>threshold in CMOS<br>mode                 | -                               | 1   | $0.3 \times V_{DDIO\_GPIO}$  | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0> = 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                                                                                              |
| SID664  | V <sub>IL_TTL</sub>    | Input voltage LOW<br>threshold in TTL<br>mode                  | -                               | 1   | 0.8                          | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0> = 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                                                                                                                              |
| SID665  | V <sub>IL_AUTO</sub>   | Input voltage LOW<br>threshold in AUTO<br>mode                 | -                               | I   | 0.5 × V <sub>DDIO_GPIO</sub> | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_GPIO} \leq 5.5\ V \end{array} $                                                                                                  |
| SID666  | V <sub>HYST_CMOS</sub> | Hysteresis in CMOS mode                                        | $0.05 \times V_{DDIO\_GPIO}$    | ı   | ı                            | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0> = 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                                                                                              |
| SID668  | V <sub>HYST_AUTO</sub> | Hysteresis in AUTO mode                                        | 0.05 × V <sub>DDIO_GPIO</sub>   | -   | _                            | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_GPIO} \leq 5.5\ V \end{array} $                                                                                                  |
| SID669  | C <sub>IN</sub>        | Input pin capaci-<br>tance                                     | -                               | -   | 5                            | pF    | Test condition: 10/100MHz                                                                                                                                                                                                                            |
| SID670  | I <sub>IL</sub>        | Input leakage current                                          | -1                              | I   | 1                            | μΑ    | $\begin{split} &V_{DDIO\_GPIO} = V_{DDD} = 5.5 \text{ V,} \\ &V_{SS} < V_I < V_{DDIO\_GPIO\_x} \\ &-40 \text{ °C} \le T_A \le 105 \text{ °C} \\ &\text{This is valid for the pin which do} \\ &\text{not have ADC input functionality.} \end{split}$ |
| SID671  | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V_DDIO_GPIO)             | 1                               | 1   | 10                           | ns    | CFG_OUT/DRIVE_SEL<1:0> = 0b00, 20-pF load, entire V <sub>DDIO_GPIO</sub> range                                                                                                                                                                       |
| SID672  | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V <sub>DDIO_GPIO</sub> ) | 1                               | _   | 20                           | ns    | CFG_OUT/DRIVE_SEL<1:0> = 0b00, 50-pF load, entire V <sub>DDIO_GPIO</sub> range, Guaranteed by design                                                                                                                                                 |
| SID673  | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V <sub>DDIO_GPIO</sub> ) | 1                               | -   | 20                           | ns    | CFG_OUT/DRIVE_SEL<1:0> = 0b01, 20-pF load, entire V <sub>DDIO_GPIO</sub> range, Guaranteed by design                                                                                                                                                 |
| SID674  | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V <sub>DDIO_GPIO</sub> ) | 1                               | -   | 20                           | ns    | CFG_OUT/DRIVE_SEL<1:0> = 0b10, 10-pF load, entire V_DDIO_GPIO range, Guaranteed by design                                                                                                                                                            |
| SID675  | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V_DDIO_GPIO)             | 1                               | -   | 20                           | ns    | CFG_OUT/DRIVE_SEL<1:0> = 0b11, 6-pF load, entire V <sub>DDIO_GPIO</sub> range, Guaranteed by design                                                                                                                                                  |
| GPIO_SN | //C specificat         | ions (Stepper Motor Co                                         | ontrol, 5-V I/                  | Os) |                              | II.   |                                                                                                                                                                                                                                                      |
| SID650A | V <sub>OL2</sub>       | Output voltage LOW level                                       | -                               | -   | 0.6                          | V     | $I_{OL}$ = 6 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b01<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                                                                                |
| SID651A | V <sub>OL2</sub>       | Output voltage LOW level                                       | -                               | -   | 0.4                          | V     | $I_{OL} = 5 \text{ mA}$ $CFG\_OUT/DRIVE\_SEL<1:0> = 0b01$ $V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                                                                          |
| SID651E | V <sub>OL2</sub>       | Output voltage LOW level                                       | -                               | -   | 0.4                          | V     | $I_{OL} = 2 \text{ mA}$<br>$CFG_OUT/DRIVE\_SEL<1:0> = 0b01$<br>$2.7 \text{ V} \le \text{V}_{DDIO\_SMC} < 4.5 \text{ V}$                                                                                                                              |

## Based on Arm® Cortex®-M7 dual



**Table 26-5** I/O specifications (continued)

| Spec ID | Parameter        | Description                  | Min                         | Тур | Max | Units | Details/conditions                                                                                                                                                                                             |
|---------|------------------|------------------------------|-----------------------------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID652A | OLS .            | Output voltage LOW level     | -                           | -   | 0.4 | V     | $I_{OL} = 2 \text{ mA}$<br>CFG_OUT/DRIVE_SEL<1:0> = 0b10<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                                  |
| SID652E | V <sub>OL3</sub> | Output voltage LOW level     | -                           | -   | 0.4 | V     | $I_{OL} = 1 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b10$<br>$2.7 \text{ V} \leq \text{V}_{DDIO\_SMC} < 4.5 \text{ V}$                                                                                        |
| SID653A | V <sub>OL4</sub> | Output voltage LOW level     | -                           | -   | 0.4 | V     | $I_{OL} = 1 \text{ mA}$<br>$CFG\_OUT/DRIVE\_SEL<1:0> = 0b11$<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                              |
| SID653E | V <sub>OL4</sub> | Output voltage LOW level     | -                           | -   | 0.4 | V     | $I_{OL} = 0.5 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b11$<br>$2.7 \text{ V} \le V_{DDIO\_SMC} < 4.5 \text{ V}$                                                                                              |
| SID653B | V <sub>OL5</sub> | Output voltage LOW level     | -                           | -   | 0.5 | V     | $I_{OL} = 30 \text{ mA}$<br>$CFG\_OUT/DRIVE\_SEL<1:0> = 0b00$<br>$CFG\_OUT/SLOW<0:0> = 0b1$<br>$25 \text{ °C} < T_A \le 105 \text{ °C}$<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                   |
| SID653C | V <sub>OL5</sub> | Output voltage LOW level     | -                           | -   | 0.5 | V     | $I_{OL}$ = 40 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b00<br>CFG_OUT/SLOW<0:0> = 0b1<br>-30 °C < T <sub>A</sub> ≤ 25 °C<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                           |
| SID653H | V <sub>OL5</sub> | Output voltage LOW level     | -                           | -   | 0.5 | V     | $I_{OL} = 52 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b00$<br>$CFG_OUT/SLOW<0:0> = 0b1$<br>$-40 \text{ °C} \le T_A \le -30 \text{ °C}$<br>$V_{DDIO_SMC} \ge 4.5 \text{ V}$                                    |
| SID654A |                  | Output voltage HIGH level    | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $I_{OH}$ = -5 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b01<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                                         |
| SID654E | V <sub>OH2</sub> | Output voltage HIGH level    | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $I_{OH}$ = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b01<br>2.7 V $\leq$ V <sub>DDIO_SMC</sub> < 4.5 V                                                                                                                |
| SID656A | V <sub>OH3</sub> | Output voltage HIGH<br>level | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $I_{OH}$ = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b10<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                                         |
| SID656E | V <sub>OH3</sub> | Output voltage HIGH<br>level | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $I_{OH} = -1 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b10$<br>$2.7 \text{ V} \leq V_{DDIO\_SMC} < 4.5 \text{ V}$                                                                                              |
| SID657A | V <sub>OH4</sub> | Output voltage HIGH<br>level | V <sub>DDIO_SMC</sub> - 0.5 | _   | -   | V     | $I_{OH}$ = -1 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b11<br>$V_{DDIO\_SMC} \ge 4.5 \text{ V}$                                                                                                                         |
| SID657E | V <sub>OH4</sub> | Output voltage HIGH<br>level | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $I_{OH}$ = -0.5 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b11<br>2.7 V $\leq$ V <sub>DDIO_SMC</sub> < 4.5 V                                                                                                              |
| SID657B | V <sub>OH5</sub> | Output voltage HIGH<br>level | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $I_{OL} = -30 \text{ mA}$<br>$CFG_OUT/DRIVE_SEL<1:0> = 0b00$<br>$CFG_OUT/SLOW<0:0> = 0b1$<br>$25 \text{ °C} < T_A \le 105 \text{ °C}$<br>$V_{DDIO_SMC} \ge 4.5 \text{ V}$                                      |
| SID657C | V <sub>OH5</sub> | Output voltage HIGH<br>level | V <sub>DDIO_SMC</sub> - 0.5 | -   | -   | V     | $\begin{split} & I_{OL} = -40 \text{ mA} \\ & CFG\_OUT/DRIVE\_SEL<1:0> = \\ & 0b00 \\ & CFG\_OUT/SLOW<0:0> = 0b1 \\ & -30 \text{ °C} < T_A \le 25 \text{ °C} \\ & V_{DDIO\_SMC} \ge 4.5 \text{ V} \end{split}$ |

## Based on Arm® Cortex®-M7 dual



**Table 26-5** I/O specifications (continued)

| Spec ID | Parameter              | Description                                                   | Min                             | Тур | Max                            | Units | Details/conditions                                                                                                                                                                                                                               |
|---------|------------------------|---------------------------------------------------------------|---------------------------------|-----|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID657I | V <sub>OH5</sub>       | Output voltage HIGH<br>level                                  | V <sub>DDIO_SMC</sub> - 0.5     | -   | -                              | V     | $\begin{split} & I_{OL} = -52 \text{ mA} \\ & CFG\_OUT/DRIVE\_SEL<1:0> = \\ & 0b00 \\ & CFG\_OUT/SLOW<0:0> = 0b1 \\ & -40 \text{ °C} < T_A \le -30 \text{ °C} \\ & V_{DDIO\_SMC} \ge 4.5 \text{ V} \end{split}$                                  |
| SID658A | R <sub>PD</sub>        | Pull-down resistance                                          | 25                              | 50  | 100                            | kΩ    |                                                                                                                                                                                                                                                  |
| SID659A | R <sub>PU</sub>        | Pull-up resistance                                            | 25                              | 50  | 100                            | kΩ    |                                                                                                                                                                                                                                                  |
| SID659B |                        | Mid range voltage<br>level                                    | 2.45                            | -   | 2.55                           | V     | CFG/DRIVE_MODE<2:0> = 0b001                                                                                                                                                                                                                      |
|         | V <sub>IH_CMOS</sub>   | Input voltage HIGH<br>threshold in CMOS<br>mode               | $0.7 \times V_{DDIO\_SMC}$      | -   | 1                              | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                                                                                           |
| SID661A |                        | Input voltage HIGH<br>threshold in TTL<br>mode                | 2.0                             | 1   | 1                              | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                                                                                                                           |
|         | V <sub>IH_AUTO</sub>   | Input voltage HIGH<br>threshold in AUTO<br>mode               | 0.8 × V <sub>DDIO_SMC</sub>     | 1   | 1                              | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_SMC \leq 5.5\ V} \end{array} $                                                                                               |
|         | V <sub>IL_CMOS</sub>   | Input voltage LOW<br>threshold in CMOS<br>mode                | -                               | -   | 0.3 ×<br>V <sub>DDIO_SMC</sub> | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                                                                                           |
| SID664A | V <sub>IL_TTL</sub>    | Input voltage LOW<br>threshold in TTL<br>mode                 | -                               | -   | 0.8                            | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                                                                                                                           |
| SID665A | V <sub>IL_AUTO</sub>   | Input voltage LOW<br>threshold in AUTO<br>mode                | -                               | 1   | 0.5 ×<br>V <sub>DDIO_SMC</sub> | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_SMC \leq 5.5\ V} \end{array} $                                                                                               |
| SID666A | V <sub>HYST_CMOS</sub> | Hysteresis in CMOS mode                                       | 0.05 ×<br>V <sub>DDIO_SMC</sub> | 1   | -                              | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                                                                                           |
| SID668A | V <sub>HYST_AUTO</sub> | Hysteresis in AUTO mode                                       | 0.05 × V <sub>DDIO_SMC</sub>    | -   | -                              | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b1<br>CFG_IN/VTRIP_SEL<0:0>= 0b0<br>$4.5 \text{ V} \le \text{V}_{\text{DDIO\_SMC}} \le 5.5 \text{ V}$                                                                                                       |
| SID669A | C <sub>IN</sub>        | Input pin capacitance                                         | -                               | -   | 7                              | pF    | Test condition: 10/100MHz                                                                                                                                                                                                                        |
| SID670A |                        | Input leakage current                                         | -2                              | 1   | 2                              | μΑ    | $\begin{split} &V_{DDIO\_SMC} = V_{DDD} = 5.5 \text{ V, } V_{SS} < V_I < \\ &V_{DDIO\_SMC} \\ &-40 \text{ °C} \le T_A \le 105 \text{ °C} \\ &\text{This is valid for the pin which do} \\ &\text{not have ADC input functionality.} \end{split}$ |
|         | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V <sub>DDIO_SMC</sub> ) | 1                               | -   | 20                             | ns    | 5 mA drive strength 20-pF load, CFG_OUT/DRIVE_SEL<1:0> = 0b01, CFG_OUT/SLOW<0:0> = 0b0, guaranteed by design                                                                                                                                     |
|         | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V_DDIO_SMC)             | 1                               | -   | 20                             | ns    | 2 mA drive strength<br>10-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10, CFG_OUT/SLOW<0:0> =<br>0b0, guaranteed by design                                                                                                                         |
| SID675A | t <sub>R_F_FAST</sub>  | Rise time or fall time (10% to 90% of V_DDIO_SMC)             | 1                               | -   | 20                             | ns    | 1 mA drive strength 6-pF load, CFG_OUT/DRIVE_SEL<1:0> = 0b11, CFG_OUT/SLOW<0:0> = 0b0, guaranteed by design                                                                                                                                      |

## Based on Arm® Cortex®-M7 dual



I/O specifications (continued) **Table 26-5** 

| Spec ID | Parameter                     | Description                                                         | Min                          | Тур | Max | Units | •                                                                                                                                  |
|---------|-------------------------------|---------------------------------------------------------------------|------------------------------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------|
| SID676A | t <sub>R_F_SMC_SL</sub><br>ow | Rise time or fall time (10% to 90% of V <sub>DDIO_SMC</sub> )       | 15                           | -   | 80  | ns    | 30 mA drive strength No load, CFG_OUT/DRIVE_SEL<1:0> = 0b00, CFG_OUT/SLOW<0:0> = 0b1                                               |
|         | t <sub>R_F_SMC_SL</sub><br>OW | Rise time or fall time (10% to 90% of V_DDIO_SMC)                   | 25                           | -   | 100 | ns    | 30 mA drive strength<br>85-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00, CFG_OUT/SLOW<0:0> = 0b1                                   |
| SID676C | t <sub>R_F_SMC_SL</sub><br>OW | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_SMC</sub> ) | 100                          | -   | 200 | ns    | 30 mA drive strength 2.7-nF load, CFG_OUT/DRIVE_SEL<1:0> = 0b00, CFG_OUT/SLOW<0:0> = 0b1                                           |
|         | IH Specificat                 | ions                                                                |                              |     |     |       |                                                                                                                                    |
| SID650C |                               | Output voltage LOW level                                            | -                            | -   | 0.6 | V     | $I_{OL}$ = 6 mA<br>CFG_OUT/DRIVE_SEL<1:0> = 0b0X<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                             |
| SID650D |                               | Output voltage LOW level                                            | -                            | -   | 0.4 | V     | $I_{OL} = 5 \text{ mA}$<br>$CFG\_OUT/DRIVE\_SEL<1:0> = 0b0X$<br>$V_{DDIO\_GPIO} \ge 4.5 \text{ V}$                                 |
| SID651C | V <sub>OL1</sub>              | Output voltage LOW level                                            | -                            | -   | 0.4 | V     | I <sub>OL</sub> = 2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b0X<br>2.7 V £ V <sub>DDIO_GPIO</sub> < 4.5 V                               |
| SID652C | V <sub>OL3</sub>              | Output voltage LOW level                                            | -                            | -   | 0.4 | V     | I <sub>OL</sub> = 2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10<br>V <sub>DDIO_GPIO</sub> ≥ 4.5 V                                       |
| SID652F | V <sub>OL3</sub>              | Output voltage LOW level                                            | -                            | -   | 0.4 | V     | I <sub>OL</sub> = 1 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10<br>2.7 V £ V <sub>DDIO GPIO</sub> < 4.5 V                               |
| SID653F | V <sub>OL4</sub>              | Output voltage LOW level                                            | -                            | -   | 0.4 | V     | I <sub>OL</sub> = 1 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b11<br>V <sub>DDIO_GPIO</sub> ≥ 4.5 V                                       |
| SID653G | V <sub>OL4</sub>              | Output voltage LOW level                                            | -                            | -   | 0.4 | V     | $I_{OL} = 0.5 \text{ mA}$<br>$CFG\_OUT/DRIVE\_SEL<1:0> = 0b11$<br>$2.7 \text{ V} \le \text{V}_{DDIO} \text{ GPIO} < 4.5 \text{ V}$ |
| SID654C | V <sub>OH1</sub>              | Output voltage HIGH<br>level                                        | V <sub>DDIO_GPIO</sub> – 0.5 | -   | -   | V     | I <sub>OH</sub> = -5 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b0X<br>V <sub>DDIO_GPIO</sub> ≥ 4.5 V                                      |
| SID654G | V <sub>OH1</sub>              | Output voltage HIGH<br>level                                        | V <sub>DDIO_GPIO</sub> – 0.5 | -   | -   | V     | $I_{OH}$ = -2 mA<br>$CFG_OUT/DRIVE\_SEL<1:0> = 0b0X$<br>$2.7 \text{ V} \le V_{DDIO\_GPIO} < 4.5 \text{ V}$                         |
| SID655C | V <sub>OH3</sub>              | Output voltage HIGH<br>level                                        | V <sub>DDIO_GPIO</sub> – 0.5 | -   | -   | V     | I <sub>OH</sub> = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10<br>V <sub>DDIO_GPIO</sub> ≥ 4.5 V                                      |
| SID656C | V <sub>OH3</sub>              | Output voltage HIGH<br>level                                        | V <sub>DDIO_GPIO</sub> - 0.5 | -   | -   | V     | $I_{OH} = -1 \text{ mA}$<br>$CFG_OUT/DRIVE\_SEL<1:0> = 0b10$<br>$2.7 \text{ V} \le \text{V}_{DDIO\_GPIO} < 4.5 \text{ V}$          |
| SID657G | V <sub>OH4</sub>              | Output voltage HIGH<br>level                                        | V <sub>DDIO_GPIO</sub> - 0.5 | -   | -   | V     | I <sub>OH</sub> = -1 mA<br>  CFG_OUT/DRIVE_SEL<1:0> = 0b11<br>  V <sub>DDIO_GPIO</sub> ≥ 4.5 V                                     |
| SID657H | V <sub>OH4</sub>              | Output voltage HIGH<br>level                                        | V <sub>DDIO_GPIO</sub> - 0.5 | -   | -   | V     | $I_{OH} = -0.5 \text{ mA}$<br>$CFG_OUT/DRIVE\_SEL<1:0> = 0b11$<br>$2.7 \text{ V} \le V_{DDIO\_GPIO} < 4.5 \text{ V}$               |
| SID658C | R <sub>PD</sub>               | Pull-down resistance                                                | 25                           | 50  | 100 | kΩ    | 55.0_5.10                                                                                                                          |
| SID659C |                               | Pull-up resistance                                                  | 25                           | 50  | 100 | kΩ    |                                                                                                                                    |

## Based on Arm® Cortex®-M7 dual



I/O specifications (continued) **Table 26-5** 

| Spec ID | Parameter              | Description                                                          | Min                           | Тур | Max                             | Units | Details/conditions                                                                                                                                  |
|---------|------------------------|----------------------------------------------------------------------|-------------------------------|-----|---------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| SID660C | V <sub>IH_CMOS</sub>   | Input voltage HIGH<br>threshold in CMOS<br>mode                      | $0.7 \times V_{DDIO\_GPIO}$   | _   | -                               | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                              |
| SID661C |                        | Input voltage HIGH<br>threshold in TTL<br>mode                       | 2.0                           | -   | -                               | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                              |
|         | V <sub>IH_AUTO</sub>   | Input voltage HIGH<br>threshold in AUTO<br>mode                      | $0.8 \times V_{DDIO\_GPIO}$   | 1   | ı                               | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_GPIO} \leq 5.5\ V \end{array} $ |
|         | V <sub>IL_CMOS</sub>   | Input voltage LOW<br>threshold in CMOS<br>mode                       | -                             | -   | $0.3 \times V_{DDIO\_GPIO}$     | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                              |
| SID664C | V <sub>IL_TTL</sub>    | Input voltage LOW<br>threshold in TTL<br>mode                        | -                             | 1   | 0.8                             | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                              |
| SID665C | V <sub>IL_AUTO</sub>   | Input voltage LOW<br>threshold in AUTO<br>mode                       | -                             | -   | 0.5 ×<br>V <sub>DDIO_GPIO</sub> | V     | $ \begin{array}{l} CFG\_IN\_AU- \\ TOLVL/VTRIP\_SEL<0:0>=0b1 \\ CFG\_IN/VTRIP\_SEL<0:0>=0b0 \\ 4.5\ V \leq V_{DDIO\_GPIO} \leq 5.5\ V \end{array} $ |
| SID666C | V <sub>HYST_CMOS</sub> | Hysteresis in CMOS mode                                              | 0.05 × V <sub>DDIO_GPIO</sub> | -   | -                               | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                              |
| SID668C | V <sub>HYST_AUTO</sub> | Hysteresis in AUTO mode                                              | 0.05 × V <sub>DDIO_GPIO</sub> | 1   | -                               | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b1<br>CFG_IN/VTRIP_SEL<0:0>= 0b0<br>$4.5 \text{ V} \le \text{V}_{\text{DDIO\_GPIO}} \le 5.5 \text{ V}$         |
| SID669C | C <sub>IN</sub>        | Input pin capaci-<br>tance                                           | -                             | -   | 5                               | pF    | Test condition: 10/100MHz                                                                                                                           |
| SID670C | 12                     | Input leakage current                                                | -1                            | -   | 1                               | μА    | $V_{DDIO\_GPIO} = V_{DDD} = 5.5 \text{ V},$<br>$V_{SS} < V_I < V_{DDIO\_GPIO}$<br>$-40 \text{ °C} \le T_A \le 105 \text{ °C}$                       |
| SID671C | t <sub>R_F_FAST</sub>  | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 1                             | _   | 10                              | ns    | 20 pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00,<br>CFG_OUT/SLOW<0:0> = 0b0,<br>entire V <sub>DDIO</sub> GPIO range                                 |
| SID672C | t <sub>R_F_FAST</sub>  | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 1                             | -   | 20                              | ns    | 50 pF load, CFG_OUT/DRIVE_SEL<1:0> = 0b00, CFG_OUT/SLOW<0:0> = 0b0, entire V_DDIO_GPIO range, Guaranteed by design                                  |
| SID673C | t <sub>R_F_FAST</sub>  | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 1                             | -   | 20                              | ns    | 20-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b01, CFG_OUT/SLOW<0:0> =<br>0b0, entire V <sub>DDIO_GPIO</sub> range,<br>Guaranteed by design           |
|         | t <sub>R_F_FAST</sub>  | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 1                             | -   | 20                              | ns    | 10-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10, CFG_OUT/SLOW<0:0> =<br>0b0, entire V <sub>DDIO_GPIO</sub> range,<br>Guaranteed by design           |
| SID675C | t <sub>R_F_FAST</sub>  | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 1                             | -   | 20                              | ns    | 6-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b11, CFG_OUT/SLOW<0:0> =<br>0b0, entire V <sub>DDIO_GPIO</sub> range,<br>Guaranteed by design            |

## Based on Arm® Cortex®-M7 dual



I/O specifications (continued) **Table 26-5** 

| Spec ID | Parameter             | Description                                                          | Min                                  | Тур | Max                          | Units | Details/conditions                                                                                                                 |
|---------|-----------------------|----------------------------------------------------------------------|--------------------------------------|-----|------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| SID676E | 1_12C_5LOW            | Fall time (30% to 70% of V <sub>DDIO_GPIO</sub> )                    | 20×(V <sub>DDIO_GPIO</sub><br>/ 5.5) | -   | 250                          | ns    | 10-pF to 400-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> = 0b00,<br>CFG_OUT/SLOW<0:0> = 0b1,<br>minimum external<br>$R_{PU}$ = 400 $\Omega$ |
|         | t <sub>R_F_SLOW</sub> | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 20×(V <sub>DDIO_GPIO</sub> / 5.5)    | -   | 160                          | ns    | 20-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00, CFG_OUT/SLOW<0:0> =<br>0b1,<br>output frequency = 1 MHz                           |
| SID678C | t <sub>R_F_SLOW</sub> | Rise time or fall time<br>(10% to 90% of<br>V <sub>DDIO_GPIO</sub> ) | 20×(V <sub>DDIO_GPIO</sub> / 5.5)    | -   | 250                          | ns    | 400-pF load,<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00, CFG_OUT/SLOW<0:0> =<br>0b1, output frequency = 400 kHz<br>Guaranteed by design   |
| HSIO_ST | D specificati         | ons (3 V I/Os)                                                       |                                      |     |                              |       |                                                                                                                                    |
| SID650B | V <sub>OL0</sub>      | Output LOW voltage level                                             | -                                    | _   | 0.4                          | V     | I <sub>OL</sub> = 10 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00                                                                        |
| SID654F | V <sub>OL1</sub>      | Output LOW voltage level                                             | -                                    | -   | 0.4                          | V     | I <sub>OL</sub> = 2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b01                                                                         |
| SID655F | V <sub>OL2</sub>      | Output LOW voltage level                                             | -                                    | -   | 0.4                          | V     | I <sub>OL</sub> = 1 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10                                                                         |
| SID656F | V <sub>OL3</sub>      | Output LOW voltage level                                             | -                                    | -   | 0.4                          | V     | I <sub>OL</sub> = 0.5 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b11                                                                       |
| SID657F | V <sub>OH0</sub>      | Output HIGH voltage level                                            | V <sub>DDIO_HSIO</sub> -<br>0.5      | _   | -                            | V     | I <sub>OH</sub> = -10 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b00                                                                       |
| SID661D | V <sub>OH1</sub>      | Output HIGH voltage level                                            | V <sub>DDIO_HSIO</sub> -<br>0.5      | _   | -                            | V     | I <sub>OH</sub> = -2 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b01                                                                        |
| SID662D | V <sub>OH2</sub>      | Output HIGH voltage level                                            | V <sub>DDIO_HSIO</sub> -<br>0.5      | _   | -                            | V     | I <sub>OH</sub> = -1 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b10                                                                        |
| SID663D | V <sub>OH3</sub>      | Output HIGH voltage level                                            | V <sub>DDIO_HSIO</sub> -<br>0.5      | -   | -                            | V     | I <sub>OH</sub> = -0.5 mA<br>CFG_OUT/DRIVE_SEL<1:0> =<br>0b11                                                                      |
| SID664B | R <sub>PD</sub>       | Pull-down resistance                                                 | 25                                   | 50  | 100                          | kΩ    |                                                                                                                                    |
| SID665B |                       | Pull-up resistance                                                   | 25                                   | 50  | 100                          | kΩ    |                                                                                                                                    |
| SID665E | V <sub>IH3</sub>      | Input Voltage HIGH threshold                                         | 1.7                                  | -   | -                            | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b1<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                             |
| SID665L | V <sub>IH1</sub>      | Input Voltage HIGH threshold                                         | 2                                    | -   | _                            | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                             |
| SID667D | V <sub>IH0</sub>      | Input Voltage HIGH threshold                                         | 0.7 ×<br>V <sub>DDIO_HSIO</sub>      | -   | _                            | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                             |
| SID667E | V <sub>IL3</sub>      | Input Voltage LOW<br>threshold                                       | -                                    | -   | 0.9                          | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b1<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                             |
| SID671J | $V_{IL1}$             | Input Voltage LOW threshold                                          | -                                    | -   | 0.8                          | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                             |
| SID671D | V <sub>ILO</sub>      | Input Voltage LOW threshold                                          | -                                    | -   | 0.3 × V <sub>DDIO_HSIO</sub> | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                             |

## Based on Arm® Cortex®-M7 dual



I/O specifications (continued) **Table 26-5** 

| Spec ID | Parameter         | Description                     | Min                             | Тур | Max | Units | Details/conditions                                                                                                                                                              |
|---------|-------------------|---------------------------------|---------------------------------|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID674B | 11131_CMO3        | Hysteresis in CMOS mode         | 0.05 × V <sub>DDIO_HSIO</sub>   | -   | _   | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                          |
| SID675B | C <sub>IN</sub>   | Input pin capacitance           | -                               | _   | 5   | pF    | Test condition: 10/100MHz                                                                                                                                                       |
| SID676D | I <sub>IL12</sub> | Input leakage current           | -1                              | -   | 1   | μА    | $V_{DDIO\_HSIO} = 3.6 \text{ V},$<br>$V_{SS} < V_I < V_{DDIO\_HSIO}$<br>$-40 \text{ °C} \le T_A \le 105 \text{ °C}$                                                             |
| HSIO_ST | DLN specific      | ations (3 V I/Os)               |                                 |     |     |       |                                                                                                                                                                                 |
| SID650E | V <sub>OL0</sub>  | Output LOW voltage level        | -                               | -   | 0.4 | V     | I <sub>OL</sub> = 10 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b000                                                                                                    |
| SID651F | V <sub>OL0</sub>  | Output LOW voltage level        | -                               | -   | 0.2 | V     | I <sub>OL</sub> = 0.1 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b000                                                                                                   |
| SID654I | V <sub>OL1</sub>  | Output LOW voltage level        | -                               | -   | 0.4 | V     | $\begin{split} &I_{OL} = 10 \text{ mA} \\ &CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL} \\ &\_EXT<2:0> = 0b001 \\ &3.0 \text{ V} \leq V_{DDIO\_HSIO} \leq 3.6 \text{ V} \end{split}$        |
| SID655G | V <sub>OL2</sub>  | Output LOW voltage level        | -                               | -   | 0.4 | V     | $I_{OL}$ = 2 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b010<br>3.0 V $\leq$ V <sub>DDIO_HSIO</sub> $\leq$ 3.6 V                                                        |
| SID656G | V <sub>OL3</sub>  | Output LOW voltage level        | -                               | -   | 0.4 | V     | $I_{OL}$ = 1 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b011<br>$3.0 \text{ V} \le V_{DDIO\_HSIO} \le 3.6 \text{ V}$                                                    |
| SID656H | V <sub>OL4</sub>  | Output LOW voltage level        | -                               | -   | 0.4 | V     | $I_{OL}$ = 0.5 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b100<br>3.0 V $\leq$ V <sub>DDIO_HSIO</sub> $\leq$ 3.6 V                                                      |
| SID657J | V <sub>OH0</sub>  | Output HIGH voltage<br>level    | V <sub>DDIO_HSIO</sub> -<br>0.4 | -   | -   | V     | I <sub>OH</sub> = -10 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b000                                                                                                   |
| SID658D | V <sub>OH0</sub>  | Output HIGH voltage level       | V <sub>DDIO_HSIO</sub> -<br>0.2 | -   | -   | V     | I <sub>OH</sub> = -0.1 mA<br>CFG_DRIVE_EXT<1:0>/DRIVE_SEL<br>_EXT<2:0> = 0b000                                                                                                  |
| SID661F | V <sub>OH1</sub>  | Output HIGH voltage<br>level    | V <sub>DDIO_HSIO</sub> -<br>0.4 | _   | -   | V     | $\begin{split} &I_{OH} = -10 \text{ mA} \\ &CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL} \\ &\_EXT<2:0> = 0b001 \\ &3.0 \text{ V} \leq V_{DDIO\_HSIO} \leq 3.6 \text{ V} \end{split}$       |
| SID662F | V <sub>OH2</sub>  | Output HIGH voltage<br>level    | V <sub>DDIO_HSIO</sub> -<br>0.4 | -   | -   | V     | $\begin{split} &I_{OH} = -2 \text{ mA} \\ &CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL} \\ &\_EXT<2:0> = 0b010 \\ &3.0 \text{ V} \leq V_{DDIO\_HSIO} \leq 3.6 \text{ V} \end{split}$        |
| SID663E | V <sub>OH3</sub>  | Output HIGH voltage<br>level    | V <sub>DDIO_HSIO</sub> -<br>0.4 | -   | -   | V     | $\begin{split} &I_{OH} = -1 \text{ mA} \\ &CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL} \\ &\_EXT<2:0> = 0b011 \\ &3.0 \text{ V} \leq V_{DDIO\_HSIO} \leq 3.6 \text{ V} \end{split}$        |
| SID663F | V <sub>OH4</sub>  | Output HIGH voltage<br>level    | V <sub>DDIO_HSIO</sub> -<br>0.4 | -   | -   | V     | $\begin{split} &I_{OH} = -0.5 \text{ mA} \\ &CFG\_DRIVE\_EXT < 1:0 > / DRIVE\_SEL \\ &\_EXT < 2:0 > = 0b100 \\ &3.0 \text{ V} \le V_{DDIO\_HSIO} \le 3.6 \text{ V} \end{split}$ |
| SID664D | R <sub>PD</sub>   | Pull-down resistance            | 25                              | 50  | 100 | kΩ    |                                                                                                                                                                                 |
| SID665F | R <sub>PU</sub>   | Pull-up resistance              | 25                              | 50  | 100 | kΩ    |                                                                                                                                                                                 |
| SID665H |                   | Input Voltage HIGH threshold    | 1.7                             | _   | -   | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b1<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                                                                                          |
| SID667G | V <sub>IH0</sub>  | Input Voltage HIGH<br>threshold | 0.7 ×<br>V <sub>DDIO_HSIO</sub> | -   | _   | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                                                                                          |

## Based on Arm® Cortex®-M7 dual



I/O specifications (continued) **Table 26-5** 

| Spec ID | Parameter              | Description                                                           | Min                              | Тур | Max                             | Units | Details/conditions                                                                                                  |
|---------|------------------------|-----------------------------------------------------------------------|----------------------------------|-----|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------------|
| SID667I | V <sub>IH1</sub>       | Input Voltage HIGH threshold                                          | 2                                | _   | _                               | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                              |
| SID667H | $V_{IL3}$              | Input Voltage LOW threshold                                           | -                                | -   | 0.9                             | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b1<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                              |
| SID671F | $V_{IL0}$              | Input Voltage LOW threshold                                           | -                                | -   | 0.3 ×<br>V <sub>DDIO_HSIO</sub> | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                              |
| SID671G | $V_{IL1}$              | Input Voltage LOW threshold                                           | -                                | -   | 0.8                             | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b1                                              |
| SID674D | V <sub>HYST_CMOS</sub> | Hysteresis in CMOS mode                                               | 0.05 ×<br>V <sub>DDIO_HSIO</sub> | -   | _                               | V     | CFG_IN_AU-<br>TOLVL/VTRIP_SEL<0:0>= 0b0<br>CFG_IN/VTRIP_SEL<0:0> = 0b0                                              |
| SID675D | C <sub>IN</sub>        | Input pin capacitance                                                 | -                                | -   | 5                               | pF    | Test condition: 10/100MHz                                                                                           |
| SID676H |                        | Input leakage current                                                 |                                  | -   | 1                               | μА    | $V_{DDIO\_HSIO} = 3.6 \text{ V},$<br>$V_{SS} < V_I < V_{DDIO\_HSIO}$<br>$-40 \text{ °C} \le T_A \le 105 \text{ °C}$ |
|         |                        | H_PDIFF specification                                                 | s (1.8 V I/Os)                   |     | 1                               | 1     |                                                                                                                     |
| SID950  | V <sub>OL_XSPI</sub>   | Output Voltage LOW level                                              | -                                | -   | 0.2                             | V     | I <sub>OL</sub> = 0.1 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b100                                                        |
| SID950D | V <sub>OL2</sub>       | Output Voltage LOW level                                              | -                                | _   | 0.4                             | V     | I <sub>OL</sub> = 8 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b010, V <sub>DDIO_SMIF</sub> = 1.7 V ~ 1.95 V                 |
| SID950A | V <sub>OL4</sub>       | Output Voltage LOW level                                              | -                                | -   | 0.4                             | V     | I <sub>OL</sub> = 3 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b100, V <sub>DDIO_SMIF</sub> = 1.7 V ~ 1.95 V                 |
| SID950G | V <sub>OL6</sub>       | Output Voltage LOW level                                              | -                                | -   | 0.4                             | V     | $I_{OL}$ = 6 mA<br>CFG_OUT2/DS_TRIM<2:0> = 0b110, $V_{DDIO\ SMIF}$ = 1.7 V ~ 1.95 V                                 |
| SID954  | $V_{OH\_XSPI}$         | Output Voltage HIGH<br>level                                          | V <sub>DDIO_SMIF</sub> - 0.2     | _   | _                               | V     | I <sub>OH</sub> = -0.1 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b100                                                       |
| SID954D | V <sub>OH2</sub>       | Output Voltage HIGH<br>level                                          | V <sub>DDIO_SMIF</sub> - 0.4     | -   | -                               | V     | I <sub>OH</sub> = -8 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b010, V <sub>DDIO_SMIF</sub> = 1.7 V ~ 1.95 V                |
| SID954A | $V_{OH4}$              | Output Voltage HIGH<br>level                                          | V <sub>DDIO_SMIF</sub> - 0.4     | -   | _                               | V     | I <sub>OH</sub> = -3 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b100, V <sub>DDIO_SMIF</sub> = 1.7 V ~ 1.95 V                |
| SID954G | V <sub>OH6</sub>       | Output Voltage HIGH<br>level                                          | V <sub>DDIO_SMIF</sub> - 0.4     | -   | -                               | V     | I <sub>OH</sub> = -6 mA<br>CFG_OUT2/DS_TRIM<2:0> =<br>0b110, V <sub>DDIO_SMIF</sub> = 1.7 V ~ 1.95 V                |
| SID958  | R <sub>PD</sub>        | Pull-down resistance                                                  | 25                               | 50  | 100                             | kΩ    |                                                                                                                     |
| SID959  | R <sub>PU</sub>        | Pull-up resistance                                                    | 25                               | 50  | 100                             | kΩ    |                                                                                                                     |
| SID960  | V <sub>IH_CMOS</sub>   | Input Voltage HIGH<br>threshold for xSPI<br>and HSSPI in CMOS<br>mode | 0.7 ×<br>V <sub>DDIO_SMIF</sub>  | -   | -                               | V     |                                                                                                                     |
| SID961  | $V_{IL\_CMOS}$         | Input Voltage LOW<br>threshold for xSPI<br>and HSSPI in CMOS<br>mode  | -                                | -   | 0.3 ×<br>V <sub>DDIO_SMIF</sub> | V     |                                                                                                                     |
| SID963  | C <sub>IN</sub>        | Input pin capacitance                                                 | -                                | -   | 6                               | pF    | Test condition: 10/100MHz                                                                                           |
| SID964  | I <sub>IL12</sub>      | Input leakage current                                                 | -5                               | _   | 5                               | μΑ    | $V_{SS} < V_I < V_{DDIO\_SMIF}$<br>-40°C $\leq T_A \leq 105$ °C                                                     |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-5** I/O specifications (continued)

| Spec ID  | Parameter                      | Description                                                               | Min | Тур | Max                | Units | Details/conditions                                                                                                                                       |
|----------|--------------------------------|---------------------------------------------------------------------------|-----|-----|--------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID965   | V <sub>OS_US</sub>             | Overshoot/Undersho<br>ot voltage output                                   | -   | -   | 1                  | V     | Frequency: max 167 MHz CFG_OUT2/DS_TRIM<2:0> = 0b100 at 7.5 pF load CFG_OUT2/DS_TRIM<2:0> = 0b110 at 15pF load See Figure 26-4 for test conditions       |
| SID966   | T <sub>OS_US</sub>             | Overshoot/Under-<br>shoot duration of<br>output                           | -   | 1   | 5                  | ns    | Frequency: max 167 MHz  CFG_OUT2/DS_TRIM<2:0> =  0b100 at 7.5 pF load  CFG_OUT2/DS_TRIM<2:0> =  0b110 at 15 pF load  See Figure 26-4 for test conditions |
| SID965A  | V <sub>OS_US_IN</sub>          | Allowed Overshoot/<br>Undershoot input<br>voltage on HSIO_ENH             | _   | -   | 1                  | V     | Maximum allowed Overshoot/undershoot input on HSIO_ENH IO-cells                                                                                          |
| SID966B  | T <sub>OS_US_IN</sub>          | Allowed Overshoot/<br>Undershoot input<br>Duration on HSIO_ENH            | -   | -   | 5                  | ns    | Maximum allowed Overshoot/undershoot input on HSIO_ENH IO-cells                                                                                          |
| SID967   | I <sub>VDDIO_SMIF_</sub><br>HV | Current consumption<br>of V <sub>DDIO_SMIF_HV</sub> per<br>SMIF Interface | -   | -   | 15                 | mA    | Max: T <sub>A</sub> = -40°C, V <sub>DDIO_SMIF_HV</sub><br>= 3.6 V, process worst (FF)                                                                    |
| GPIO inp | ut specificat                  | ions                                                                      |     |     |                    |       |                                                                                                                                                          |
| SID98    | t <sub>FT</sub>                | Analog glitch filter (pulse suppression width)                            | _   | -   | 50 <sup>[73]</sup> | ns    | One filter per port group (required for some I <sup>2</sup> C speeds)                                                                                    |
| SID99    | t <sub>INT</sub>               | Minimum pulse<br>width for GPIO<br>interrupt                              | 160 | -   | -                  | ns    |                                                                                                                                                          |



Figure 26-4 Test condition for overshoot, and undershoot

#### Note

73. If more longer pulse suppression width is necessary, use Smart I/O.

Based on Arm® Cortex®-M7 dual



#### **Analog peripherals** 26.5

#### 26.5.1 **SAR ADC**



Figure 26-4 **ADC characteristics and error descriptions** 

12-bit SAR ADC DC specifications **Table 26-6** 

| Spec ID | Parameter             | Description                          | Min                  | Тур | Max                  | Units | Details/conditions                                                          |
|---------|-----------------------|--------------------------------------|----------------------|-----|----------------------|-------|-----------------------------------------------------------------------------|
| SID100  | A_RES                 | SAR ADC resolution                   | _                    | _   | 12                   | bits  |                                                                             |
| SID101  | $V_{A\_INV}$          | Input voltage range                  | V <sub>REFL</sub>    | _   | V <sub>REFH</sub>    | V     |                                                                             |
| SID102  | V <sub>REFH</sub>     | SAR ADC HIGH reference voltage range | 2.7                  | -   | V <sub>DDA_ADC</sub> | V     | ADC performance<br>degrades when high<br>reference is higher than<br>supply |
| SID103  | V <sub>REFL</sub>     | SAR ADC LOW reference voltage range  | V <sub>SSA_ADC</sub> | -   | V <sub>SSA_ADC</sub> | V     | ADC performance degrades when low reference is lower than ground            |
| SID103A | V <sub>BAND_GAP</sub> | Internal band gap reference voltage  | 0.882                | 0.9 | 0.918                | V     |                                                                             |

**Electrical specifications** 

Based on Arm® Cortex®-M7 dual





Integral and differential linearity errors Figure 26-5



Figure 26-6 ADC equivalent circuit for analog input

## Based on Arm® Cortex®-M7 dual



**SAR ADC AC specifications Table 26-7** 

| Spec ID | Parameter             | Description                                                                                               | Min | Тур | Max   | Units | Details/conditions                                                                                              |
|---------|-----------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|-----------------------------------------------------------------------------------------------------------------|
| SID104  | V <sub>ZT</sub>       | Zero transition voltage                                                                                   | -20 | -   | 20    | mV    | $V_{\rm DDA\_ADC}$ = 2.7 V to 5.5 V,<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 105 °C<br>before offset adjustment  |
| SID105  | V <sub>FST</sub>      | Full-scale transition voltage                                                                             | -20 | 1   | 20    | mV    | $V_{\rm DDA\_ADC}$ = 2.7 V to 5.5 V,<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 105 °C<br>before offset adjustment  |
| SID114  | f <sub>ADC</sub>      | ADC operating frequency                                                                                   | 2   | _   | 26.67 | MHz   |                                                                                                                 |
| SID113  | t <sub>S_4P5</sub>    | Analog input sample<br>time<br>(4.5 V ≤ V <sub>DDA_ADC</sub> ) for<br>channels of SARMUX0                 | 412 | -   | -     | ns    | SARMUX0 inputs are<br>direct into the ADC<br>Guaranteed by design                                               |
| SID113A | t <sub>S_2P7</sub>    | Analog input sample time (2.7 V ≤ V <sub>DDA_ADC</sub> ) for channels of SARMUX0                          | 824 | _   | 1     | ns    | SARMUX0 inputs are<br>direct into the ADC<br>Guaranteed by design                                               |
| SID113B | t <sub>S_DR_4P5</sub> | Analog input sample time when input is from diagnostic reference (4.5 V ≤ V <sub>DDA_ADC</sub> )          | 2   | -   | -     | μs    | Guaranteed by design                                                                                            |
| SID113C | 0_01(_21 )            | Analog input sample<br>time when input is from<br>diagnostic reference (2.7<br>V ≤ V <sub>DDA_ADC</sub> ) | 2.5 | -   | -     | μs    | Guaranteed by design                                                                                            |
| SID113D | t <sub>S_TS</sub>     | Analog input sample time for temperature sensor                                                           | 7   | _   | -     | μs    | Guaranteed by design                                                                                            |
| SID106  | t <sub>ST1</sub>      | Max throughput (sample<br>per second) for channels<br>of SARMUX0                                          | -   | _   | 1     | Msps  | 4.5 V ≤ V <sub>DDA_ADC</sub> ≤ 5.5 V,<br>80 MHz / 3 = 26.67 MHz,<br>11 sampling cycles,<br>15 conversion cycles |
| SID106A | t <sub>ST2</sub>      | Max throughput (sample<br>per second) for channels<br>of SARMUX0                                          | -   | -   | 0.5   | Msps  | 2.7 V ≤ V <sub>DDA_ADC</sub> < 4.5 V,<br>80 MHz / 6 = 13.3 MHz,<br>11 sampling cycles,<br>15 conversion cycles  |
| SID107  | C <sub>VIN</sub>      | ADC input sampling capacitance                                                                            | -   | ı   | 4.8   | pF    | Guaranteed by design                                                                                            |
| SID108  | R <sub>VIN1</sub>     | Input path ON resistance (4.5 V to 5.5 V)                                                                 | -   | _   | 9.4   | kΩ    | Guaranteed by design                                                                                            |
| SID108A | R <sub>VIN2</sub>     | Input path ON resistance (2.7 V to 4.5 V)                                                                 | _   | _   | 13.9  | kΩ    | Guaranteed by design                                                                                            |
| SID108B | R <sub>DREF1</sub>    | Diagnostic path ON resistance (4.5 V to 5.5 V)                                                            | -   | _   | 40    | kΩ    | Guaranteed by design                                                                                            |
| SID108C | R <sub>DREF2</sub>    | Diagnostic path ON resistance (2.7 V to 4.5 V)                                                            | -   | _   | 50    | kΩ    | Guaranteed by design                                                                                            |
| SID119  | ACC_RLAD              | Diagnostic reference resistor ladder accuracy                                                             | -4  | _   | 4     | %     |                                                                                                                 |

## Based on Arm® Cortex®-M7 dual



**SAR ADC AC specifications** (continued) **Table 26-7** 

| Spec ID | Parameter            | Description                                                                       | Min   | Тур | Max  | Units | Details/conditions                                                                                                                                                   |
|---------|----------------------|-----------------------------------------------------------------------------------|-------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID109  | A_TE                 | Total error                                                                       | -5    | -   | 5    | LSb   | $V_{DDA\_ADC} = V_{REFH} = 2.7 \text{ V to}$<br>5.5 V,<br>$V_{REFL} = V_{SSA\_ADC}$<br>$-40 \text{ °C} \leq T_A \leq 105 \text{ °C}$<br>Total Error after offset and |
|         |                      |                                                                                   |       |     |      |       | gain adjustment at 12-bit resolution mode                                                                                                                            |
| SID109A | A_TEB                | Total error                                                                       | -12   | -   | 12   | LSb   | $V_{DDA\_ADC} = V_{REFH} = 2.7 \text{ V to}$<br>5.5 V,                                                                                                               |
|         |                      |                                                                                   |       |     |      |       | V <sub>REFL</sub> = V <sub>SSA_ADC</sub><br>-40 °C ≤ TA ≤ 105 °C<br>Total Error before offset<br>and gain adjustment at<br>12-bit resolution mode                    |
| SID110  | A_INL                | Integral nonlinearity                                                             | -2.5  | _   | 2.5  | LSb   | $V_{DDA\_ADC} = 2.7 \text{ V to } 5.5 \text{ V},$<br>-40 °C \le T_A \le 105 °C                                                                                       |
| SID111  | A_DNL                | Differential nonlinearity                                                         | -0.99 | -   | 1.9  | LSb   | $V_{DDA\_ADC} = 2.7 \text{ V to } 5.5 \text{ V},$<br>-40 °C \le T_A \le 105 °C                                                                                       |
| SID112  | A_GE                 | Measure the ADC output with input switching through all input channels of one ADC | -7    | -   | 7    | LSb   | $V_{DDA\_ADC} = 2.7 \text{ V to } 5.5 \text{ V},$<br>-40 °C \le T <sub>A</sub> \le 105 °C                                                                            |
| SID115  | I <sub>AIC</sub>     | Analog input leakage current (GPIO_STD)                                           | -350  | -   | 350  | nA    | When input pad is<br>selected for conversion,<br>V <sub>DDA_ADC</sub> = V <sub>REFH</sub> = 2.7 V to<br>5.5 V, -40 °C ≤ T <sub>A</sub> ≤ 105 °C                      |
| SID115B | I <sub>AIC</sub>     | Analog input leakage current (GPIO_ENH)                                           | -700  | -   | 700  | nA    | When input pad is<br>selected for conversion,<br>V <sub>DDA_ADC</sub> = V <sub>REFH</sub> = 2.7 V to<br>5.5 V, -40 °C ≤ T <sub>A</sub> ≤ 105 °C                      |
| SID115D | l <sub>AIC</sub>     | Analog input leakage current (GPIO_SMC)                                           | -1075 | -   | 1075 | nA    | When input pad is<br>selected for conversion,<br>V <sub>DDA_ADC</sub> = V <sub>REFH</sub> = 2.7 V to<br>5.5 V, -40 °C ≤ T <sub>A</sub> ≤ 105 °C                      |
| SID115A | I <sub>AIC2</sub>    | Analog input leakage current (GPIO_STD)                                           | -     | -   | 165  | nA    | When input pad is not selected for conversion, V <sub>DDA_ADC</sub> = V <sub>REFH</sub> = 2.7 V to 5.5 V, -40 °C ≤ T <sub>A</sub> ≤ 105 °C                           |
| SID115C | I <sub>AIC2</sub>    | Analog input leakage current (GPIO_ENH)                                           | -     | -   | 515  | nA    | When input pad is not selected for conversion, V <sub>DDA_ADC</sub> = V <sub>REFH</sub> = 2.7 V to 5.5 V, -40 °C ≤ T <sub>A</sub> ≤ 105 °C                           |
| SID115E | I <sub>AIC2</sub>    | Analog input leakage current (GPIO_SMC)                                           | -     | -   | 1015 | nA    | When input pad is not selected for conversion, V <sub>DDA_ADC</sub> = V <sub>REFH</sub> = 2.7 V to 5.5 V, -40 °C ≤ T <sub>A</sub> ≤ 105 °C                           |
| SID116  | I <sub>DIAGREF</sub> | Diagnostic reference current                                                      | -     | -   | 70   | μΑ    |                                                                                                                                                                      |

## Based on Arm® Cortex®-M7 dual



**SAR ADC AC specifications** (continued) **Table 26-7** 

| Spec ID | Parameter              | Description                                                                      | Min  | Тур | Max  | Units | Details/conditions                                                                                              |
|---------|------------------------|----------------------------------------------------------------------------------|------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------|
| SID117  | I <sub>VDDA</sub>      | Analog power supply current while ADC is operating                               | -    | 360 | 550  | μА    | Per enabled ADC, without diagnosis                                                                              |
| SID117A | I <sub>VDDA_DS</sub>   | Analog power supply current while ADC is not operating                           | -    | 1   | 21   | μΑ    | Per enabled ADC                                                                                                 |
| SID118  | I <sub>VREF</sub>      | Analog reference voltage current while ADC is operating                          | -    | 360 | 550  | μА    | Per enabled ADC, without diagnosis                                                                              |
| SID118A | I <sub>VREF_LEAK</sub> | Analog reference voltage current while ADC is not operating                      | -    | 1.8 | 5    | μА    | Per enabled ADC                                                                                                 |
| SID118B |                        | Analog input sample time (4.5 V ≤ V <sub>DDA_ADC</sub> ) for channels of SARMUX1 | 824  | _   | -    | ns    | Additional delay for SARMUX1 due to additional switches in the path to the ADC Guaranteed by Design             |
| SID118C | t <sub>S_2P7_1</sub>   | Analog input sample time (2.7 V ≤ V <sub>DDA_ADC</sub> ) for channels of SARMUX1 | 1648 | -   | _    | ns    | Additional delay for<br>SARMUX1 due to<br>additional switches in the<br>path to the ADC<br>Guaranteed by Design |
| SID119A | t <sub>ST3</sub>       | Max throughput (sample<br>per second) for channels<br>of SARMUX1                 | -    | -   | 0.5  | Msps  | 4.5 V ≤ V <sub>DDA_ADC</sub> ≤ 5.5 V,<br>80 MHz / 6 = 13.3 MHz,<br>11 sampling cycles,<br>15 conversion cycles  |
| SID119B | t <sub>ST4</sub>       | Max throughput (sample<br>per second) for channels<br>of SARMUX1                 | -    | -   | 0.25 | Msps  | 2.7 V ≤ V <sub>DDA_ADC</sub> < 4.5 V,<br>80 MHz / 12 = 6.67 MHz,<br>11 sampling cycles,<br>15 conversion cycles |

**Temperature sensor specifications Table 26-8** 

| Spec ID | Parameter                | Description                          | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                                                                                                                                                     |
|---------|--------------------------|--------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID201  | T <sub>SENSACC_TR</sub>  | Temperature sensor accuracy trimmed  | -5  | -   | 5   | °C    | This spec is valid for the following two conditions: 1. $3.0 \text{ V} \leq \text{V}_{DDA\_ADC} = \text{V}_{REFH} \leq 3.6 \text{ V}$ and $3.0 \text{ V} \leq \text{V}_{DDD} \leq 3.6 \text{ V}$ 2. $4.5 \text{ V} \leq \text{V}_{DDA\_ADC} = \text{V}_{REFH} \leq 5.5 \text{ V}$ and $4.5 \text{ V} \leq \text{V}_{DDD} \leq 5.5 \text{ V}$ (Calibrated accuracy by factory trimming) |
| SID202  | T <sub>SENSACC_STD</sub> | Temperature sensor accuracy standard | -10 | -   | 10  | °C    | This spec applies to all valid combinations for $V_{DDA\_ADC} = V_{REFH}$ and $V_{DDD}$ , which are not covered by SID201 (Uncalibrated accuracy)                                                                                                                                                                                                                                      |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **AC specifications** 26.6

Unless otherwise noted, the timings are defined with the guidelines mentioned in the Figure 26-7.



Figure 26-7 **AC timings specifications** 

#### **Digital peripherals** 26.7

Timer/counter/PWM (TCPWM) Specifications **Table 26-9** 

| Spec ID | Parameter             | Description                                      | Min                | Тур | Max | Units | Details/conditions                                                                                                               |
|---------|-----------------------|--------------------------------------------------|--------------------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------|
| SID120  | f <sub>C</sub>        | TCPWM operating frequency                        | _                  | _   | 100 | MHz   | f <sub>C</sub> = peripheral clock                                                                                                |
| SID121  | t <sub>PWMENEXT</sub> | Input trigger pulse width for all trigger events | 2 / f <sub>C</sub> | -   | -   | ns    | Trigger Events can be Stop,<br>Start, Reload, Count,<br>Capture, or Kill depending on<br>which mode of operation is<br>selected. |
| SID122  | t <sub>PWMEXT</sub>   | Output trigger pulse widths                      | 2 / f <sub>C</sub> | _   | -   | ns    | Minimum possible width of<br>Overflow, Underflow, and CC<br>(Counter equals Compare<br>value) trigger outputs                    |
| SID123  | t <sub>CRES</sub>     | Resolution of counter                            | 1 / f <sub>C</sub> | _   | -   | ns    | Minimum time between successive counts                                                                                           |
| SID124  | t <sub>PWMRES</sub>   | PWM resolution                                   | 1 / f <sub>C</sub> | _   | _   | ns    | Minimum pulse width of PWM output                                                                                                |
| SID125  | t <sub>QRES</sub>     | Quadrature inputs resolution                     | 2 / f <sub>C</sub> | -   | -   | ns    | Minimum pulse width between Quadrature phase inputs.                                                                             |

#### Based on Arm® Cortex®-M7 dual

Electrical specifications





Figure 26-8 TCPWM timing diagrams

Table 26-10 Serial Communication Block (SCB) specifications

| Spec ID  | Parameter              | Description                       | Min | Тур | Max | Units | Details/conditions                        |
|----------|------------------------|-----------------------------------|-----|-----|-----|-------|-------------------------------------------|
| SID129   | $f_{SCB}$              | SCB operating frequency           | -   | 1   | 100 | MHz   |                                           |
| SID129_2 | t <sub>SPI_TRANS</sub> | SCB input transition in SPI mode  | -   | ı   | 4   | ns    |                                           |
| SID129_3 | t <sub>SPI_TRANS</sub> | SCB output transition in SPI mode | _   | 1   | 10  | ns    | Valid for HSIO_STDLN                      |
| SID129_4 | t <sub>SPI_TRANS</sub> | SCB output transition in SPI mode | -   | -   | 20  | ns    | Valid for GPIO_STD,<br>GPIO_ENH, GPIO_SMC |

#### I<sup>2</sup>C Interface-Standard-mode

#### **Recommended I/O Configuration:**

GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0>= 0b0,

CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100

**GPIO\_ENH**: CFG\_OUT/DRIVE\_SEL<1:0> = 0b00, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0>= 0b0,

 $CFG_IN/VTRIP\_SEL<0:0> = 0b0$ ,  $CFG/DRIVE\_MODE<2:0> = 0b100$ ,  $CFG\_OUT/SLOW<0:0> = 0b1$ 

**GPIO\_SMC**: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0>= 0b0,

CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100, CFG\_OUT/SLOW<0:0> = 0b0

**HSIO\_STDLN**: CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> = 0b010, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0,

 $CFG_IN/VTRIP_SEL<0:0> = 0b0, CFG/DRIVE_MODE<2:0> = 0b100, CFG_SLEW_EXT/SLEW<2:0> = 0b000$ 

(**Note**: SID138 is not valid for *HSIO\_STDLN*)

| `      |                     | · · · · · · · · · · · · · · · · · · · |      |   |     |     |                                                                               |
|--------|---------------------|---------------------------------------|------|---|-----|-----|-------------------------------------------------------------------------------|
| SID130 | f <sub>SCL</sub>    | SCL clock frequency                   | _    | - | 100 | kHz |                                                                               |
| SID131 | t <sub>HD;STA</sub> | Hold time, START condition            | 4000 | - | -   | ns  |                                                                               |
| SID132 | t <sub>LOW</sub>    | Low period of SCL                     | 4700 | - | -   | ns  |                                                                               |
| SID133 | t <sub>HIGH</sub>   | High period of SCL                    | 4000 | - | -   | ns  |                                                                               |
| SID134 | t <sub>SU;STA</sub> | Setup time for a repeated START       | 4700 | - | -   | ns  |                                                                               |
| SID135 | t <sub>HD;DAT</sub> | Data hold time, for receiver          | 0    | - | -   | ns  |                                                                               |
| SID136 | t <sub>SU;DAT</sub> | Data setup time                       | 250  | - | -   | ns  |                                                                               |
| SID138 | t <sub>F</sub>      | Fall time of SCL and SDA              | -    | - | 300 | ns  | Input and output<br>Output: Only valid for<br>GPIO_ENH, GPIO_SMC,<br>GPIO_STD |
| SID139 | t <sub>SU;STO</sub> | Setup time for STOP                   | 4000 | _ | -   | ns  |                                                                               |
| SID140 | t <sub>BUF</sub>    | Bus-free time between START and STOP  | 4700 | _ | _   | ns  |                                                                               |

#### Notes

#### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-10** Serial Communication Block (SCB) specifications (continued)

| Spec ID | Parameter           | Description                                     | Min | Тур | Max  | Units | Details/conditions |
|---------|---------------------|-------------------------------------------------|-----|-----|------|-------|--------------------|
| SID141  | C <sub>B</sub>      | Capacitive load for each bus line               | -   | -   | 400  | pF    |                    |
| SID142  | t <sub>VD;DAT</sub> | Time for data signal from SCL LOW to SDA output | -   | -   | 3450 | ns    |                    |
| SID143  | t <sub>VD;ACK</sub> | Data valid acknowledge time                     | -   | -   | 3450 | ns    |                    |

#### I<sup>2</sup>C Interface-Fast-mode

Recommended I/O Configuration:

GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100

GPIO\_ENH: CFG\_OUT/DRIVE\_SEL<1:0> = 0b00, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100, CFG\_OUT/SLOW<0:0>

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100, CFG\_OUT/SLOW<0:0>

 $\label{eq:hsio_stdln:cfg_drive} \textbf{HSiO\_STDLN:} CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> = 0b010, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_DRIVE\_MODE<2:0> = 0b100, CFG\_SLEW\_EXT/SLEW<2:0> = 0b0000$ 

(Note: SID158 is not valid for GPIO\_STD, HSIO\_STDLN)

| SID150 | f <sub>SCL</sub>    | SCL clock frequency                                                     | -                                        | _ | 400 <sup>[74]</sup> | kHz |                                                                  |
|--------|---------------------|-------------------------------------------------------------------------|------------------------------------------|---|---------------------|-----|------------------------------------------------------------------|
| SID151 | t <sub>HD;STA</sub> | Hold time, START condition                                              | 600                                      | _ | _                   | ns  |                                                                  |
| SID152 | t <sub>LOW</sub>    | Low period of SCL                                                       | 1300                                     | _ | -                   | ns  |                                                                  |
| SID153 | t <sub>HIGH</sub>   | High period of SCL                                                      | 600                                      | - | _                   | ns  |                                                                  |
| SID154 | t <sub>SU;STA</sub> | Setup time for a repeated START                                         | 600                                      | - | _                   | ns  |                                                                  |
| SID155 | t <sub>HD;DAT</sub> | Data hold time, for receiver                                            | 0                                        | - | _                   | ns  |                                                                  |
| SID156 | t <sub>SU;DAT</sub> | Data setup time                                                         | 100                                      | _ | -                   | ns  |                                                                  |
| SID158 | t <sub>F</sub>      | Fall time of SCL and SDA                                                | 20 ×<br>(V <sub>DDIO_GPIO</sub><br>/5.5) | - | 300                 | ns  | Input and output<br>Output: Only valid for<br>GPIO_ENH, GPIO_SMC |
| SID159 | t <sub>SU;STO</sub> | Setup time for STOP                                                     | 600                                      | - | -                   | ns  |                                                                  |
| SID160 | t <sub>BUF</sub>    | Bus free time between START and STOP                                    | 1300                                     | - | -                   | ns  |                                                                  |
| SID161 | C <sub>B</sub>      | Capacitive load for each bus line                                       | -                                        | - | 400                 | pF  |                                                                  |
| SID162 | t <sub>VD;DAT</sub> | Time for data signal from SCL LOW to SDA output                         | -                                        | - | 900                 | ns  |                                                                  |
| SID163 | t <sub>VD;ACK</sub> | Data valid acknowledge time                                             | -                                        | - | 900                 | ns  |                                                                  |
| SID164 | t <sub>SP</sub>     | Pulse width of spikes that<br>must be suppressed by the<br>input filter | -                                        | - | 50                  | ns  |                                                                  |

#### I<sup>2</sup>C Interface-Fast-Plus mode

Recommended I/O Configuration:

**GPIO\_STD**: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100 **GPIO\_ENH**: CFG\_OUT/DRIVE\_SEL<1:0> = 0b00, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100, CFG\_OUT/SLOW<0:0>

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG/DRIVE\_MODE<2:0> = 0b100, CFG\_OUT/SLOW<0:0>

HSIO\_STDLN: CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_DRIVE\_MODE<2:0> = 0b100, CFG\_SLEW\_EXT/SLEW<2:0>=0b000 (Note: SID178 is not valid for GPIO\_STD, GPIO\_SMC, and HSIO\_STDLN)

| SID170 | f <sub>SCL</sub>    | SCL clock frequency        | _   | - | $1^{[75]}$ | MHz |  |
|--------|---------------------|----------------------------|-----|---|------------|-----|--|
| SID171 | t <sub>HD;STA</sub> | Hold time, START condition | 260 | - | _          | ns  |  |

#### Notes

#### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-10** Serial Communication Block (SCB) specifications (continued)

| Spec ID | Parameter           | Description                                                             | Min                                      | Тур | Max | Units | Details/conditions                                       |
|---------|---------------------|-------------------------------------------------------------------------|------------------------------------------|-----|-----|-------|----------------------------------------------------------|
| SID172  | t <sub>LOW</sub>    | Low period of SCL                                                       | 500                                      | -   | -   | ns    |                                                          |
| SID173  | t <sub>HIGH</sub>   | High period of SCL                                                      | 260                                      | -   | -   | ns    |                                                          |
| SID174  | t <sub>SU;STA</sub> | Setup time for a repeated START                                         | 260                                      | -   | -   | ns    |                                                          |
| SID175  | t <sub>HD;DAT</sub> | Data hold time, for receiver                                            | 0                                        | -   | -   | ns    |                                                          |
| SID176  | t <sub>SU;DAT</sub> | Data setup time                                                         | 50                                       | -   | -   | ns    |                                                          |
| SID178  | t <sub>F</sub>      | Fall time of SCL and SDA                                                | 20 ×<br>(V <sub>DDIO_GPIO</sub><br>/5.5) | -   | 160 | ns    | Input and output, 20pF load<br>Output: Only for GPIO_ENH |
| SID179  | t <sub>SU;STO</sub> | Setup time for STOP                                                     | 260                                      | -   | -   | ns    |                                                          |
| SID180  | t <sub>BUF</sub>    | Bus free time between START and STOP                                    | 500                                      | -   | -   | ns    |                                                          |
| SID181  | C <sub>B</sub>      | Capacitive load for each bus line                                       | -                                        | -   | 20  | pF    |                                                          |
| SID182  | t <sub>VD;DAT</sub> | Time for data signal from<br>SCL LOW to SDA output                      | -                                        | -   | 450 | ns    |                                                          |
| SID183  | t <sub>VD;ACK</sub> | Data valid acknowledge time                                             | -                                        | -   | 450 | ns    |                                                          |
| SID184  | t <sub>SP</sub>     | Pulse width of spikes that<br>must be suppressed by the<br>input filter | -                                        | _   | 50  | ns    |                                                          |

#### SPI Interface

Recommended I/O Configuration: (Applicable to all below SPI modes)
HSIO\_STDLN: CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> = 0b010, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_SLEW\_EXT/SLEW<2:0> = 0b000

For SPI speeds  $\leq$  12.5 MHz

GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0

GPIO\_ENH: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_OUT/SLOW<0:0> = 0b0

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_OUT/SLOW<0:0> = 0b0

#### SPI Interface Master (Full-clock mode: LATE\_MISO\_SAMPLE = 1, GPIO)

| Jcc.   | iuce musee       | i (i att ctock mode: EAI E_IMSO_                     | JAMII EE | , 00 | <i>'</i> |     |                                                                                                                                                                                 |
|--------|------------------|------------------------------------------------------|----------|------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID190 | f <sub>SPI</sub> | SPI operating frequency                              | -        | -    | 12.5     | MHz | Do not use half-clock mode:<br>LATE_MISO_SAMPLE = 0<br>SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) - 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC |
| SID191 | t <sub>DMO</sub> | SPI Master: MOSI valid after<br>SCLK driving edge    | -        | -    | 15       | ns  | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC                                                        |
| SID192 | t <sub>DSI</sub> | SPI Master: MISO valid<br>before SCLK capturing edge | 40       | -    | _        | ns  | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC                                                        |
| SID193 | t <sub>нмо</sub> | SPI Master: Previous MOSI<br>data hold time          | 0        | -    | _        | ns  | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC                                                        |

#### Notes

#### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Serial Communication Block (SCB) specifications** (continued) **Table 26-10** 

| Spec ID    | Parameter               | Description                                                | Min                            | Тур                            | Max                            | Units | Details/conditions                                                                                                                                                                                                                                     |
|------------|-------------------------|------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID194     | t <sub>W_SCLK_H_L</sub> | SPI SCLK pulse width HIGH<br>or LOW                        | 0.4 ×<br>(1/f <sub>SPI</sub> ) | 0.5 ×<br>(1/f <sub>SPI</sub> ) | 0.6 ×<br>(1/f <sub>SPI</sub> ) | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC                                                                                                                               |
| SID195     | t <sub>vss</sub>        | SPI Master: MOSI valid after<br>SSEL falling edge (CPHA=0) | -                              | _                              | 12                             | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC                                                                                                                               |
| SID196     | t <sub>DHI</sub>        | SPI Master: MISO hold time<br>after SCLK capturing edge    | 0                              | _                              | -                              | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 12.5 Mbps<br>for instances on GPIO_STD,<br>GPIO_ENH, GPIO_SMC                                                                                                                               |
| SID198     | t <sub>EN_SETUP</sub>   | SSEL valid, before the first sclk capturing edge           | 0.5 ×<br>(1/f <sub>SPI</sub> ) | -                              | -                              | ns    | Min is half clock period                                                                                                                                                                                                                               |
| SID199     | t <sub>EN_SHOLD</sub>   | SSEL hold, after the last SCLK capturing edge              | 0.5 ×<br>(1/f <sub>SPI</sub> ) | -                              | -                              | ns    | Min is half clock period                                                                                                                                                                                                                               |
| SID197     | C <sub>SPIM_MS</sub>    | SPI Capacitive Load                                        | _                              | -                              | 20                             | pF    |                                                                                                                                                                                                                                                        |
| SPI Interf |                         | ull-clock mode: LATE_MISO_                                 | SAMPLE =                       | 1, HSIO                        | )                              |       |                                                                                                                                                                                                                                                        |
| SID190A    | f <sub>SPI</sub>        | SPI operating frequency                                    | -                              | _                              | 20                             | MHz   | Do not use half-clock mode:<br>LATE_MISO_SAMPLE = 0<br>SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) - 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz.<br>for instances on HSIO_STD |
| SID191A    | t <sub>DMO</sub>        | SPI Master: MOSI valid after<br>SCLK driving edge          | -                              | -                              | 9                              | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz<br>for instances on HSIO_STD                                                         |
| SID192A    | t <sub>DSI</sub>        | SPI Master: MISO valid<br>before SCLK capturing edge       | 25                             | -                              | -                              | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz<br>for instances on HSIO_STD                                                         |
| SID193A    | t <sub>нмо</sub>        | SPI Master: Previous MOSI<br>data hold time                | 0                              | -                              | -                              | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz<br>for instances on HSIO_STD                                                         |
| SID194A    | tw_sclk_h_l             | SPI SCLK pulse width HIGH<br>or LOW                        | 0.4 ×<br>(1/f <sub>SPI</sub> ) | 0.5 ×<br>(1/f <sub>SPI</sub> ) | 0.6 ×<br>(1/f <sub>SPI</sub> ) | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz<br>for instances on HSIO_STD                                                         |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-10** Serial Communication Block (SCB) specifications (continued)

| Spec ID    | Parameter                       | Description                                                                      | Min                            | Тур | Max  | Units | Details/conditions                                                                                                                                                                             |
|------------|---------------------------------|----------------------------------------------------------------------------------|--------------------------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID195A    | t <sub>VSS</sub>                | SPI Master: MOSI valid after<br>SSEL falling edge (CPHA=0)                       | -                              | -   | 12   | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz<br>for instances on HSIO_STD |
| SID196A    | t <sub>DHI</sub>                | SPI Master: MISO hold time<br>after SCLK capturing edge                          | 0                              | _   | -    | ns    | SPI Master (Full-clock<br>mode: LATE_MISO_SAMPLE<br>= 1) – 20 Mbps<br>For 20 Mbps, SCB operating<br>frequency (f <sub>SCB</sub> ) must be<br>configured to 80 MHz<br>for instances on HSIO_STD |
| SID197A    | C <sub>SPIM_MS</sub>            | SPI Capacitive Load                                                              | -                              | -   | 20   | pF    |                                                                                                                                                                                                |
| SID198A    | t <sub>EN_SETUP</sub>           | SSEL valid, before the first sclk capturing edge                                 | 0.5 ×<br>(1/f <sub>SPI</sub> ) | _   | -    | ns    | Min is half clock period                                                                                                                                                                       |
| SID199A    | t <sub>EN_SHOLD</sub>           | SSEL hold, after the last SCLK capturing edge                                    | 0.5 ×<br>(1/f <sub>SPI</sub> ) | _   | -    | ns    | Min is half clock period                                                                                                                                                                       |
| SPI Interf | ace Slave (int                  | ernally clocked, GPIO and H                                                      | SIO)                           |     |      | •     |                                                                                                                                                                                                |
| SID205     | f <sub>SPI_INT</sub>            | SPI operating frequency                                                          | -                              | -   | 12.5 | MHz   | SPI Slave, internally clocked                                                                                                                                                                  |
| SID206     | t <sub>DMI_INT</sub>            | SPI Slave: MOSI Valid before sclk capturing edge                                 | 5                              | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID207     | t <sub>DSO_INT</sub>            | SPI Slave: MISO Valid after sclk driving edge, in the internal-clocked mode      | -                              | -   | 60   | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID208     | t <sub>HSO_INT</sub>            | SPI Slave: Previous MISO data hold time                                          | 3                              | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID209     | t <sub>EN_SET</sub> -<br>UP_INT | SPI Slave: SSEL valid to first sclk valid edge                                   | 33                             | _   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID210     | t <sub>EN_HOLD_INT</sub>        | SPI Slave Select active (LOW) from last SCLK hold                                | 33                             | _   | _    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID211     | t <sub>EN_SET</sub> -<br>UP_PRE | SPI Slave: from SSEL valid,<br>to SCLK falling edge before<br>the first data bit | 20                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID212     | t <sub>EN_HOLD_PRE</sub>        | SPI Slave: from SCLK falling edge before the first data bit, to SSEL invalid     | 20                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID213     | t <sub>EN_SETUP_CO</sub>        | SPI Slave: from SSEL valid,<br>to SCLK falling edge in the first<br>data bit     | 20                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID214     | t <sub>EN_HOLD_CO</sub>         | SPI Slave: from SCLK falling edge in the first data bit, to SSEL invalid         | 20                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID215     | t <sub>W_DIS_INT</sub>          | SPI Slave Select inactive time                                                   | 40                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID216     | t <sub>W_SCLKH_INT</sub>        | SPI SCLK pulse width HIGH                                                        | 32                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID217     | t <sub>W_SCLKL_INT</sub>        | SPI SCLK pulse width LOW                                                         | 32                             | -   | -    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |
| SID218     | t <sub>SIH_INT</sub>            | SPI MOSI hold from SCLK                                                          | 20                             | _   | _    | ns    | SPI Slave, internally clocked                                                                                                                                                                  |

#### Notes

#### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-10 Serial Communication Block (SCB) specifications** (continued)

| Spec ID    | Parameter                       | Description                                                                      | Min  | Тур | Max  | Units | Details/conditions                          |
|------------|---------------------------------|----------------------------------------------------------------------------------|------|-----|------|-------|---------------------------------------------|
| SID219     | C <sub>SPIS_INT</sub>           | SPI Capacitive Load                                                              | _    | _   | 20   | pF    | SPI Slave, internally clocked               |
| SPI Interf |                                 | ernally clocked, GPIO and H                                                      | SIO) |     |      | 1     | 1                                           |
| SID220     | f <sub>SPI_EXT</sub>            | SPI operating frequency                                                          | -    | _   | 12.5 | MHz   | SPI Slave, externally clocked: 12.5 Mbps    |
| SID221     | t <sub>DMI_EXT</sub>            | SPI Slave: MOSI Valid before sclk capturing edge                                 | 8    | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID222     | t <sub>DSO_EXT</sub>            | SPI Slave: MISO Valid after sclk driving edge, in the external-clocked mode      | -    | -   | 30   | ns    | SPI Slave, externally<br>clocked: 12.5 Mbps |
| SID223     | t <sub>HSO_EXT</sub>            | SPI Slave: Previous MISO data hold time                                          | 5    | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID224     | t <sub>EN_SET</sub> -<br>UP_EXT | SPI Slave: SSEL valid to first sclk valid edge                                   | 20   | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID225     | t <sub>EN_HOLD_EXT</sub>        | SPI Slave Select active<br>(LOW) from last SCLK hold                             | 20   | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID226     | t <sub>W_DIS_EXT</sub>          | SPI Slave Select inactive time                                                   | 20   | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID227     | t <sub>W_SCLKH_EXT</sub>        | SPI SCLK pulse width HIGH                                                        | 32   | -   | _    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID228     | t <sub>W_SCLKL_EXT</sub>        | SPI SCLK pulse width LOW                                                         | 32   | _   | _    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID229     | t <sub>SIH_EXT</sub>            | SPI MOSI hold from SCLK                                                          | 5    | -   | _    | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID230     | C <sub>SPIS_EXT</sub>           | SPI Capacitive Load                                                              | _    | -   | 20   | pF    | SPI Slave, externally clocked: 12.5 Mbps    |
| SID231     | t <sub>VSS_EXT</sub>            | SPI Slave: MISO valid after<br>SSEL falling edge (CPHA = 0)                      | -    | _   | 33   | ns    | SPI Slave, externally clocked: 12.5 Mbps    |
| SPI Interf | ace Slave (int                  | ernally clocked, SMC I/O)                                                        |      |     |      |       |                                             |
| SID205_2   | f <sub>SPI_INT</sub>            | SPI operating frequency                                                          | -    | _   | 12.5 | MHz   | SPI Slave, internally clocked               |
| SID206_2   |                                 | SPI Slave: MOSI Valid before sclk capturing edge                                 | 5    | -   | -    | ns    | SPI Slave, internally clocked               |
| SID207_2   | t <sub>DSO_INT</sub>            | SPI Slave: MISO Valid after sclk driving edge, in the internal-clocked mode      | -    | -   | 64   | ns    | SPI Slave, internally clocked               |
| SID208_2   | t <sub>HSO_INT</sub>            | SPI Slave: Previous MISO data hold time                                          | 3    | _   | -    | ns    | SPI Slave, internally clocked               |
| SID209_2   | t <sub>EN_SET</sub> -<br>UP_INT | SPI Slave: SSEL valid to first sclk valid edge                                   | 33   | _   | -    | ns    | SPI Slave, internally clocked               |
| SID210_2   | t <sub>EN_HOLD_INT</sub>        | SPI Slave Select active<br>(LOW) from last SCLK hold                             | 33   | -   | -    | ns    | SPI Slave, internally clocked               |
| SID211_2   | t <sub>EN_SET</sub> -<br>UP_PRE | SPI Slave: from SSEL valid,<br>to SCLK falling edge before<br>the first data bit | 20   | -   | _    | ns    | SPI Slave, internally clocked               |
| SID212_2   | t <sub>EN_HOLD_PRE</sub>        | SPI Slave: from SCLK falling edge before the first data bit, to SSEL invalid     | 20   | -   | _    | ns    | SPI Slave, internally clocked               |

#### Notes

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-10 Serial Communication Block (SCB) specifications** (continued)

| Spec ID    | Parameter                       | Description                                                                 | Min | Тур | Max  | Units | Details/conditions                       |
|------------|---------------------------------|-----------------------------------------------------------------------------|-----|-----|------|-------|------------------------------------------|
| SID213_2   | t <sub>EN_SETUP_CO</sub>        | SPI Slave: from SSEL valid, to SCLK falling edge in the first data bit      | 20  | _   | -    | ns    | SPI Slave, internally clocked            |
| SID214_2   | t <sub>EN_HOLD_CO</sub>         | SPI Slave: from SCLK falling edge in the first data bit, to SSEL invalid    | 20  | _   | -    | ns    | SPI Slave, internally clocked            |
| SID215_2   | t <sub>W_DIS_INT</sub>          | SPI Slave Select inactive time                                              | 40  | -   | -    | ns    | SPI Slave, internally clocked            |
| SID216_2   | t <sub>W_SCLKH_INT</sub>        | SPI SCLK pulse width HIGH                                                   | 36  | _   | -    | ns    | SPI Slave, internally clocked            |
| SID217_2   | t <sub>W_SCLKL_INT</sub>        | SPI SCLK pulse width LOW                                                    | 36  | -   | -    | ns    | SPI Slave, internally clocked            |
| SID218_2   | t <sub>SIH_INT</sub>            | SPI MOSI hold from SCLK                                                     | 20  | -   | -    | ns    | SPI Slave, internally clocked            |
|            | C <sub>SPIS_INT</sub>           | SPI Capacitive Load                                                         | -   | -   | 20   | pF    | SPI Slave, internally clocked            |
|            |                                 | ternally clocked, SMC I/O)                                                  |     | 1   |      | l.    |                                          |
| SID220_2   | f <sub>SPI_EXT</sub>            | SPI operating frequency                                                     | -   | _   | 12.5 | MHz   | SPI Slave, externally clocked: 12.5 Mbps |
| SID221_2   | t <sub>DMI_EXT</sub>            | SPI Slave: MOSI Valid before sclk capturing edge                            | 8   | -   | ı    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID222_2   | t <sub>DSO_EXT</sub>            | SPI Slave: MISO Valid after sclk driving edge, in the external-clocked mode | -   | _   | 34   | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID223_2   | t <sub>HSO_EXT</sub>            | SPI Slave: Previous MISO data hold time                                     | 5   | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID224_2   | t <sub>EN_SET</sub> -<br>UP_EXT | SPI Slave: SSEL valid to first sclk valid edge                              | 20  | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID225_2   | t <sub>EN_HOLD_EXT</sub>        | SPI Slave Select active (LOW) from last SCLK hold                           | 20  | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID226_2   | t <sub>W_DIS_EXT</sub>          | SPI Slave Select inactive time                                              | 20  | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID227_2   | t <sub>W_SCLKH_EXT</sub>        | SPI SCLK pulse width HIGH                                                   | 36  | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
|            | t <sub>W_SCLKL_EXT</sub>        | SPI SCLK pulse width LOW                                                    | 36  | -   | -    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID229_2   | t <sub>SIH_EXT</sub>            | SPI MOSI hold from SCLK                                                     | 5   | _   | 1    | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SID230_2   | C <sub>SPIS_EXT</sub>           | SPI Capacitive Load                                                         | -   | _   | 20   | pF    | SPI Slave, externally clocked: 12.5 Mbps |
| SID231_2   | t <sub>VSS_EXT</sub>            | SPI Slave: MISO valid after<br>SSEL falling edge (CPHA = 0)                 | -   | _   | 37   | ns    | SPI Slave, externally clocked: 12.5 Mbps |
| SPI Interf | ace Slave (ext                  | ternally clocked, 20 MHz)                                                   |     |     |      |       |                                          |
| SID220A    | f <sub>SPI_EXT</sub>            | SPI operating frequency                                                     | -   | _   | 20   | MHz   | SPI Slave, externally clocked: 20 Mbps   |
| SID221A    | t <sub>DMI_EXT</sub>            | SPI Slave: MOSI Valid before sclk capturing edge                            | 5   | -   | ı    | ns    | SPI Slave, externally clocked: 20 Mbps   |
| SID222A    | t <sub>DSO_EXT</sub>            | SPI Slave: MISO Valid after sclk driving edge, in the external-clocked mode | -   | -   | 18   | ns    | SPI Slave, externally clocked: 20 Mbps   |

#### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### Serial Communication Block (SCB) specifications (continued) **Table 26-10**

| Spec ID | Parameter                       | Description                                                 | Min | Тур | Max | Units | Details/conditions                     |
|---------|---------------------------------|-------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------|
| SID223A | t <sub>HSO_EXT</sub>            | SPI Slave: Previous MISO<br>data hold time                  | 5   | -   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID224A | t <sub>EN_SET</sub> -<br>UP_EXT | SPI Slave: SSEL valid to first sclk valid edge              | 20  | -   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID225A | t <sub>EN_HOLD_EXT</sub>        | SPI Slave Select active<br>(LOW) from last SCLK hold        | 20  | -   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID226A | t <sub>W_DIS_EXT</sub>          | SPI Slave Select inactive time                              | 20  | -   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID227A | t <sub>W_SCLKH_EXT</sub>        | SPI SCLK pulse width HIGH                                   | 20  | _   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID228A | t <sub>W_SCLKL_EXT</sub>        | SPI SCLK pulse width LOW                                    | 20  | _   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID229A | t <sub>SIH_EXT</sub>            | SPI MOSI hold from SCLK                                     | 5   | _   | -   | ns    | SPI Slave, externally clocked: 20 Mbps |
| SID230A | C <sub>SPIS_EXT</sub>           | SPI Capacitive Load                                         | _   | _   | 20  | pF    | SPI Slave, externally clocked: 20 Mbps |
| SID231A | t <sub>VSS_EXT</sub>            | SPI Slave: MISO valid after<br>SSEL falling edge (CPHA = 0) | -   | _   | 23  | ns    | SPI Slave, externally clocked: 20 Mbps |

#### **UART Interface**

Recommended I/O Configuration:

GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0

GPIO\_ENH: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_OUT/SLOW<0:0> = 0b0

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0> = 0b10, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_OUT/SLOW<0:0> = 0b0

HSIO\_STDLN: CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> = 0b010, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b0, CFG\_SLEW\_EXT/SLEW<2:0> = 0b000

| SID240  | f <sub>BPS</sub>    | Signaling rate                                                                 | _    | - | 10  | Mbps |                                                                    |
|---------|---------------------|--------------------------------------------------------------------------------|------|---|-----|------|--------------------------------------------------------------------|
| SID240B | f <sub>BPS_TX</sub> | Signaling rate for TX on<br>P15.3 for SCB#1 and P18.5<br>for SCB#4             | -    | - | 25  | Mbps | Valid only for TX<br>at 20 pF load                                 |
| SID241B | f <sub>ACC</sub>    | Frequency accuracy of TX bit<br>time on P15.3 for SCB#1 and<br>P18.5 for SCB#4 |      | - | 0.5 |      | With PLL,<br>200 MHz ≤ f <sub>VCO</sub> ≤ 400 MHz<br>at 20 pF load |
| SID242B | f <sub>JIT</sub>    | Jitter of TX on P15.3 for<br>SCB#1 and P18.5 for SCB#4                         | -4.5 | - | 4.5 | ns   | at 20 pF load                                                      |

#### Based on Arm® Cortex®-M7 dual



I<sup>2</sup>C timing diagrams Figure 26-9

#### Based on Arm® Cortex®-M7 dual





Figure 26-10 SPI master timing diagrams with LOW clock phase

#### Based on Arm® Cortex®-M7 dual





Figure 26-11 SPI master timing diagrams with HIGH clock phase

#### Based on Arm® Cortex®-M7 dual

**(infineon** 



Figure 26-12 SPI slave timing diagrams with LOW clock phase

#### Based on Arm® Cortex®-M7 dual





Figure 26-13 SPI slave timing diagrams with HIGH clock phase

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



## Table 26-11 CAN FD specifications

| Spec ID | Parameter         | Description                   | Min | Тур | Max | Units | Details/conditions                                              |
|---------|-------------------|-------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------|
| SID630  | f <sub>HCLK</sub> | System clock (HCLK) frequency | -   | -   | 100 | MHz   | f <sub>CCLK</sub> ≤ f <sub>HCLK</sub> ,<br>guaranteed by design |
| SID631  | f <sub>CCLK</sub> | CAN clock (CCLK) frequency    | -   | _   | 100 | MHz   | f <sub>CCLK</sub> ≤ f <sub>HCLK</sub> ,<br>guaranteed by design |

## Table 26-12 LIN specifications

| Spec ID | Parameter        | Description                                                                                         | Min | Тур | Max   | Units | Details/conditions   |
|---------|------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-------|-------|----------------------|
| SID249  | f <sub>LIN</sub> | Internal clock frequency to the LIN block                                                           | -   | _   | 100   | MHz   |                      |
| SID250  | BR_NOM           | Bit rate on the LIN bus                                                                             | 1   | _   | 20    | kbps  | Guaranteed by design |
| SID250A | BR_REF           | Bit rate on the LIN bus (not in<br>standard LIN specification) for<br>re-flashing in LIN slave mode | 1   | -   | 115.2 | kbps  | Guaranteed by design |

# 26.8 Memory

## Table 26-13 Flash DC specifications

| Spec ID | Parameter | Description               | Min | Тур | Max | Units | Details/conditions |
|---------|-----------|---------------------------|-----|-----|-----|-------|--------------------|
| SID257A | $V_{PE}$  | Erase and program voltage | 2.7 | ı   | 5.5 | V     |                    |

## Table 26-14 Flash AC specifications

| Spec ID | Parameter                       | Description                                                          | Min | Тур | Max                | Units | Details/conditions                                                                                            |
|---------|---------------------------------|----------------------------------------------------------------------|-----|-----|--------------------|-------|---------------------------------------------------------------------------------------------------------------|
| SID257  | f <sub>FO</sub>                 | Maximum operation frequency                                          | -   | _   | 100                | MHz   | Zero wait access to<br>code-flash memory up to<br>100 MHz<br>Zero wait access with<br>cache hit up to 320 MHz |
| SID254  | t <sub>ERS_SUS</sub>            | Maximum time from erase suspend command till erase is indeed suspend | -   | -   | 37.5               | μs    |                                                                                                               |
| SID255  | t <sub>ERS_RES_SUS</sub>        | Minimum time allowed from erase resume to erase suspend              | 250 | -   | _                  | μs    | Guaranteed by design                                                                                          |
| SID258  | t <sub>BC_WF</sub>              | Blank Check time for Work<br>Flash N-byte                            | -   | -   | 10 +<br>0.3 ×<br>N | μs    | At 100 MHz, N ≥ 4 and<br>multiple of 4, excludes<br>system overhead time                                      |
| SID258A | t <sub>AA_BC_ENTRY</sub>        | Time to enter Blank Check mode                                       | -   | 5   | -                  | μs    |                                                                                                               |
| SID258B | t <sub>AA_BC_EXIT</sub>         | Time to exit Blank Check mode                                        | -   | 5   | -                  | μs    |                                                                                                               |
| SID259  | t <sub>SECTORE</sub> -<br>RASE1 | Sector erase time<br>(code-flash: 32 KB)                             | -   | 45  | 90                 | ms    | Includes internal preprogramming time                                                                         |
| SID260  | t <sub>SECTORE</sub> -<br>RASE2 | Sector erase time<br>(code-flash: 8 KB)                              | -   | 15  | 30                 | ms    | Includes internal preprogramming time                                                                         |
| SID261  | t <sub>SECTORE</sub> -<br>RASE3 | Sector erase time<br>(work-flash, 2 KB)                              | -   | 80  | 160                | ms    | Includes internal preprogramming time                                                                         |

## Based on Arm® Cortex®-M7 dual



Flash AC specifications (continued) **Table 26-14** 

| Spec ID  | Parameter                       | Description                                              | Min | Тур | Max  | Units | Details/conditions                                                       |  |
|----------|---------------------------------|----------------------------------------------------------|-----|-----|------|-------|--------------------------------------------------------------------------|--|
| SID262   | t <sub>SECTORE</sub> -<br>RASE4 | Sector erase time<br>(work-flash, 128 B)                 | -   | 5   | 15   | ms    | Includes internal preprogramming time                                    |  |
| SID263   | t <sub>WRITE1</sub>             | 64-bit write time (code-flash)                           | -   | 30  | 60   | μs    | Excludes system overhead time                                            |  |
| SID264   | t <sub>WRITE2</sub>             | 256-bit write time<br>(code-flash)                       | -   | 40  | 70   | μs    | Excludes system overhead time                                            |  |
| SID265   | t <sub>WRITE3</sub>             | 4096-bit write time<br>(code-flash)                      | -   | 320 | 1200 | μs    | Excludes system overhead time                                            |  |
| SID266   | t <sub>WRITE4</sub>             | 32-bit write time (work-flash)                           | -   | 30  | 60   | μs    | Excludes system overhead time                                            |  |
| SID267   | t <sub>FRET1</sub>              | Code-flash retention.<br>1000 program/erase cycles       | 20  | _   | 1    | years | Temperature at<br>write/erase time.<br>T <sub>A</sub> ≤ +85°C average    |  |
| SID182T1 | t <sub>FRET2</sub>              | Code-flash retention.<br>100 program/erase cycles        | 50  | _   | _    | years | Temperature at<br>write/erase time.<br>T <sub>A</sub> ≤ +30°C average    |  |
| SID268   | t <sub>FRET3</sub>              | Work-flash retention.<br>125,000 program/erase<br>cycles | 20  | _   | _    | years | Temperature at<br>write/erase time.<br>T <sub>A</sub> ≤ +85°C average    |  |
| SID269   | t <sub>FRET4</sub>              | Work-flash retention.<br>250,000 program/erase<br>cycles | 10  | _   | _    | years | Temperature at<br>write/erase time.<br>T <sub>A</sub> ≤ +85°C average    |  |
| SID182T2 | t <sub>FRET5</sub>              | Work-flash retention.<br>1000 program/erase cycles       | 50  | -   | -    | years | Temperature at<br>write/erase time.<br>T <sub>A</sub> ≤ +30°C average    |  |
| SID612   | I <sub>CC_ACT2</sub>            | Program operating current (code or work-flash)           | -   | 15  | 62   | mA    | V <sub>DDD</sub> = 5 V, V <sub>CCD</sub> = 1.1 V<br>Guaranteed by design |  |
| SID613   | I <sub>CC_ACT3</sub>            | Erase operating current (code- or work-flash)            | -   | 15  | 62   | mA    | V <sub>DDD</sub> = 5 V, V <sub>CCD</sub> = 1.1 V<br>Guaranteed by design |  |

## Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



# 26.9 System resources

## Table 26-15 System resources

| Spec ID   | Parameter                          | Description                                                                                                                                                                                    | Min   | Тур   | Max   | Units | Details/<br>conditions                                                                                      |
|-----------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------------------------------------------------------------------------------------------------------------|
| Power-or  | reset specifica                    | tions                                                                                                                                                                                          |       | 1     |       | 1     | 1                                                                                                           |
| SID270    | V <sub>POR_R</sub>                 | POR rising trip voltage                                                                                                                                                                        | 1.5   | -     | 2.35  | V     | Guaranteed by design                                                                                        |
| SID276    | V <sub>POR_F</sub>                 | POR falling trip voltage                                                                                                                                                                       | 1.45  | -     | 2.1   | V     |                                                                                                             |
| SID271    | V <sub>POR_H</sub>                 | Level detection hysteresis                                                                                                                                                                     | 20    | -     | 300   | mV    |                                                                                                             |
| SID272    | t <sub>DLY_POR</sub>               | Delay between V <sub>DDD</sub> rising through 2.3 V and POR reset output rising through V <sub>DDD</sub> / 2                                                                                   | _     | -     | 3     | μs    | Guaranteed by design                                                                                        |
| SID273    | t <sub>POFF</sub>                  | Power off time                                                                                                                                                                                 | 350   | -     | -     | μѕ    | V <sub>DDD</sub> < 1.45 V<br>Does not apply to<br>SID274A and<br>SID274B                                    |
| SID274A   | POR_RR1                            | V <sub>DDD</sub> power ramp rate with robust<br>BOD - XRES_L asserted<br>(BOD operation is guaranteed)                                                                                         | _     | -     | 100   | mV/μs | Applies to ramp up and ramp down                                                                            |
| SID274B   | POR_RR1                            | V <sub>DDD</sub> power ramp rate with robust<br>BOD - XRES_L de-asserted<br>(BOD operation is guaranteed)                                                                                      | 1     | -     | 100   | mV/μs | Applies to ramp up and ramp down                                                                            |
| SID275    | POR_RR2                            | V <sub>DDD</sub> power ramp rate without robust BOD                                                                                                                                            | 100   | -     | 1000  | mV/μs | This ramp does not support robust BOD t <sub>POFF</sub> must be satisfied. Applies to ramp up and ramp down |
| High-volt | age BOD (HV BC                     | DD) specifications                                                                                                                                                                             |       | •     |       | •     |                                                                                                             |
| SID500    | V <sub>TR_2P7_R</sub>              | HVBOD 2.7 V trimmed rising trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (default)                                                                                                  | 2.474 | 2.55  | 2.627 | V     |                                                                                                             |
| SID501    | V <sub>TR_2P7_F</sub>              | HV BOD 2.7 V trimmed falling trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (default)                                                                                                | 2.449 | 2.525 | 2.601 | V     |                                                                                                             |
| SID502    | V <sub>TR_3P0_R</sub>              | $\begin{array}{l} \text{HVBOD 3.0 V trimmed rising trip point} \\ \text{for V}_{\text{DDD}} \text{ and V}_{\text{DDA\_ADC}} \end{array}$                                                       | 2.765 | 2.85  | 2.936 | V     |                                                                                                             |
| SID503    | V <sub>TR_3P0_F</sub>              | HV BOD 3.0 V trimmed falling trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub>                                                                                                          | 2.74  | 2.825 | 2.91  | V     |                                                                                                             |
| SID505    | HVBOD_RR_A                         | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (Active)                                                                                                                            | -     | _     | 100   | mV/μs |                                                                                                             |
| SID506    | HVBOD_RR_D<br>S                    | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (Deep Sleep)                                                                                                                        | -     | -     | 10    | mV/μs |                                                                                                             |
| SID507    | t <sub>DLY_ACT_HVBOD</sub>         | Active mode delay between V <sub>DDD</sub> falling/rising through V <sub>TR_2P7_F/R</sub> or V <sub>TR_3P0_F/R</sub> and an internal HV BOD output transitioning through V <sub>DDD</sub> / 2  | -     | -     | 0.5   | μѕ    | Guaranteed by design                                                                                        |
| SID507A   | t <sub>DLY_ACT_H</sub> -<br>VBOD_A | Active mode delay between V <sub>DDA_ADC</sub> falling/rising through V <sub>TR_2P7_F/R</sub> or V <sub>TR_3P0_F/R</sub> and internal HV BOD output transitioning through V <sub>DDD</sub> / 2 | -     | _     | 1     | μs    | Guaranteed by<br>design                                                                                     |
| SID507B   | t <sub>DLY_DS_HVBOD</sub>          | Deep Sleep mode delay between $V_{DDD}/V_{DDA\_ADC}$ falling/rising through $V_{TR\_2P7\_F/R}$ or $V_{TR\_3P0\_F/R}$ and an internal HV BOD output transitioning through $V_{DDD}$ /2          | -     | -     | 4     | μѕ    | Guaranteed by<br>design                                                                                     |

### Based on Arm® Cortex®-M7 dual



 Table 26-15
 System resources (continued)

| Spec ID   | Parameter                  | Description                                                                                                                                                                                                                                                                                                          | Min                                   | Тур   | Max      | Units | Details/<br>conditions  |
|-----------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------|----------|-------|-------------------------|
| SID508    | t <sub>RES_HVBOD</sub>     | Response time of HV BOD,  V <sub>DDD</sub> /V <sub>DDA_ADC</sub> supply. HV BOD guaranteed to generate pulse for  V <sub>DDD</sub> /V <sub>DDA_ADC</sub> pulse width greater than this. (For falling-then-rising supply at max ramp rate; pulse width is time below V <sub>TR_2P7_F</sub> or V <sub>TR_3P0_F</sub> ) | 100                                   | -     | -        | ns    | Guaranteed by<br>design |
| Low-volta | age BOD (LV BO             | D) specifications                                                                                                                                                                                                                                                                                                    |                                       |       |          |       |                         |
| SID510    | V <sub>TR_R_LVBOD</sub>    | LV BOD trimmed rising trip point for V <sub>CCD</sub>                                                                                                                                                                                                                                                                | 0.917                                 | 0.945 | 0.973    | V     |                         |
| SID511    | V <sub>TR_F_LVBOD</sub>    | LV BOD trimmed falling trip point for $V_{\text{CCD}}$                                                                                                                                                                                                                                                               | 0.892                                 | 0.92  | 0.948    | >     |                         |
| SID515    | t <sub>DLY_ACT_LVBOD</sub> | Active delay between V <sub>CCD</sub> falling/rising through V <sub>TR_R/F_LVBOD</sub> and an internal LV BOD output transitioning through V <sub>DDD</sub> / 2                                                                                                                                                      | -                                     | _     | 1        | μs    | Guaranteed by design    |
| SID515A   | t <sub>DLY_DS_LVBOD</sub>  | Deep Sleep mode delay between V <sub>CCD</sub> falling/rising through V <sub>TR_R/F_LVBOD</sub> and an internal LV BOD output transitioning through V <sub>DDD</sub> / 2                                                                                                                                             | -                                     | -     | 12       | μs    | Guaranteed by design    |
| SID516    | t <sub>RES_LVBOD</sub>     | Response time of LV BOD. LV BOD guaranteed to generate pulse for V <sub>CCD</sub> pulse width greater than this. (For falling-then-rising supply at max ramp rate; pulse width is time below V <sub>TR_F_LVBOD</sub> )                                                                                               | 100                                   | -     | -        | ns    | Guaranteed by<br>design |
| Low-volta | age detector (L\           | /D) DC specifications                                                                                                                                                                                                                                                                                                |                                       |       |          |       |                         |
| SID520    | V <sub>TR_2P8_F</sub>      | LVD 2.8 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 2800  | Typ + 4% | mV    |                         |
| SID521    | V <sub>TR_2P9_F</sub>      | LVD 2.9 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 2900  | Typ + 4% | mV    |                         |
| SID522    | V <sub>TR_3P0_F</sub>      | LVD 3.0 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 3000  | Typ + 4% | mV    |                         |
| SID523    | V <sub>TR_3P1_F</sub>      | LVD 3.1 V trimmed falling trip point for $V_{DDD}$                                                                                                                                                                                                                                                                   | , , , , , , , , , , , , , , , , , , , | 3100  | Typ + 4% | mV    |                         |
| SID524    | V <sub>TR_3P2_F</sub>      | LVD 3.2 V trimmed falling trip point for $V_{DDD}$                                                                                                                                                                                                                                                                   | Typ – 4%                              | 3200  | Typ + 4% | mV    |                         |
| SID525    | V <sub>TR_3P3_F</sub>      | LVD 3.3 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | , , , , , , , , , , , , , , , , , , , | 3300  | Typ + 4% | mV    |                         |
| SID526    | V <sub>TR_3P4_F</sub>      | LVD 3.4 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | , , , , , , , , , , , , , , , , , , , | 3400  | Typ + 4% | mV    |                         |
| SID527    | V <sub>TR_3P5_F</sub>      | LVD 3.5 V trimmed falling trip point for $V_{DDD}$                                                                                                                                                                                                                                                                   | Typ – 4%                              | 3500  | Typ + 4% | mV    |                         |
| SID528    | V <sub>TR_3P6_F</sub>      | LVD 3.6 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 3600  | Typ + 4% | mV    |                         |
| SID529    | V <sub>TR_3P7_F</sub>      | LVD 3.7 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | "                                     | 3700  | Typ + 4% | mV    |                         |
| SID530    | V <sub>TR_3P8_F</sub>      | LVD 3.8 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 3800  | Typ + 4% | mV    |                         |
| SID531    | V <sub>TR_3P9_F</sub>      | LVD 3.9 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 3900  | Typ + 4% | mV    |                         |
| SID532    | V <sub>TR_4P0_F</sub>      | LVD 4.0 V trimmed falling trip point for V <sub>DDD</sub>                                                                                                                                                                                                                                                            | Typ – 4%                              | 4000  | Typ + 4% | mV    |                         |

### Based on Arm® Cortex®-M7 dual



 Table 26-15
 System resources (continued)

| Spec ID | Parameter             | Description                                               | Min      | Тур  | Мах      | Units | Details/<br>conditions                   |
|---------|-----------------------|-----------------------------------------------------------|----------|------|----------|-------|------------------------------------------|
| SID533  | V <sub>TR_4P1_F</sub> | LVD 4.1 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 4100 | Typ + 4% | mV    |                                          |
| SID534  | V <sub>TR_4P2_F</sub> | LVD 4.2 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 4200 | Typ + 4% | mV    |                                          |
| SID535  | V <sub>TR_4P3_F</sub> | LVD 4.3 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 4300 | Typ + 4% | mV    |                                          |
| SID536  | V <sub>TR_4P4_F</sub> | LVD 4.4 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 4400 | Typ + 4% | mV    |                                          |
| SID537  | V <sub>TR_4P5_F</sub> | LVD 4.5 V trimmed falling trip point for V <sub>DDD</sub> | Typ - 4% | 4500 | Typ + 4% | mV    |                                          |
| SID538  | V <sub>TR_4P6_F</sub> | LVD 4.6 V trimmed falling trip point for V <sub>DDD</sub> | Typ - 4% | 4600 | Typ + 4% | mV    |                                          |
| SID539  | V <sub>TR_4P7_F</sub> | LVD 4.7 V trimmed falling trip point for V <sub>DDD</sub> | Typ - 4% | 4700 | Typ + 4% | mV    |                                          |
| SID540  | V <sub>TR_4P8_F</sub> | LVD 4.8 V trimmed falling trip point for V <sub>DDD</sub> | Typ - 4% | 4800 | Typ + 4% | mV    |                                          |
| SID541  | V <sub>TR_4P9_F</sub> | LVD 4.9 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 4900 | Typ + 4% | mV    |                                          |
| SID542  | V <sub>TR_5P0_F</sub> | LVD 5.0 V trimmed falling trip point for V <sub>DDD</sub> | Typ - 4% | 5000 | Typ + 4% | mV    |                                          |
| SID543  | V <sub>TR_5P1_F</sub> | LVD 5.1 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 5100 | Typ + 4% | mV    |                                          |
| SID544  | V <sub>TR_5P2_F</sub> | LVD 5.2 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 5200 | Typ + 4% | mV    |                                          |
| SID545  | V <sub>TR_5P3_F</sub> | LVD 5.3 V trimmed falling trip point for V <sub>DDD</sub> | Typ – 4% | 5300 | Typ + 4% | mV    |                                          |
| SID546  | V <sub>TR_2P8_R</sub> | LVD 2.8 V trimmed rising trip point for V <sub>DDD</sub>  | Typ - 4% | 2825 | Typ + 4% | mV    | Same as V <sub>TR_2P8_F</sub> +<br>25 mV |
| SID547  | V <sub>TR_2P9_R</sub> | LVD 2.9 V trimmed rising trip point for $V_{DDD}$         | Typ – 4% | 2925 | Typ + 4% | mV    | Same as V <sub>TR_2P9_F</sub> +<br>25 mV |
| SID548  | V <sub>TR_3P0_R</sub> | LVD 3.0 V trimmed rising trip point for $V_{DDD}$         | Typ – 4% | 3025 | Typ + 4% | mV    | Same as V <sub>TR_3P0_F</sub> +<br>25 mV |
| SID549  | V <sub>TR_3P1_R</sub> | LVD 3.1 V trimmed rising trip point for $V_{DDD}$         | Typ – 4% | 3125 | Typ + 4% | mV    | Same as V <sub>TR_3P1_F</sub> +<br>25 mV |
| SID550  | V <sub>TR_3P2_R</sub> | LVD 3.2 V trimmed rising trip point for $V_{DDD}$         | Typ – 4% | 3225 | Typ + 4% | mV    | Same as V <sub>TR_3P2_F</sub> +<br>25 mV |
| SID551  | V <sub>TR_3P3_R</sub> | LVD 3.3 V trimmed rising trip point for $V_{DDD}$         | Typ – 4% | 3325 | Typ + 4% | mV    | Same as V <sub>TR_3P3_F</sub> +<br>25 mV |
| SID552  | V <sub>TR_3P4_R</sub> | LVD 3.4 V trimmed rising trip point for V <sub>DDD</sub>  | Typ – 4% | 3425 | Typ + 4% | mV    | Same as V <sub>TR_3P4_F</sub> +<br>25 mV |
| SID553  | V <sub>TR_3P5_R</sub> | LVD 3.5 V trimmed rising trip point for V <sub>DDD</sub>  | Typ – 4% | 3525 | Typ + 4% | mV    | Same as V <sub>TR_3P5_F</sub> +<br>25 mV |
| SID554  | V <sub>TR_3P6_R</sub> | LVD 3.6 V trimmed rising trip point for V <sub>DDD</sub>  | Typ - 4% | 3625 | Typ + 4% | mV    | Same as V <sub>TR_3P6_F</sub> +<br>25 mV |
| SID555  | V <sub>TR_3P7_R</sub> | LVD 3.7 V trimmed rising trip point for V <sub>DDD</sub>  | Typ – 4% | 3725 | Typ + 4% | mV    | Same as V <sub>TR_3P7_F</sub> +<br>25 mV |
| SID556  | V <sub>TR_3P8_R</sub> | LVD 3.8 V trimmed rising trip point for V <sub>DDD</sub>  | Typ - 4% | 3825 | Typ + 4% | mV    | Same as V <sub>TR_3P8_F</sub> +<br>25 mV |
| SID557  | V <sub>TR_3P9_R</sub> | LVD 3.9 V trimmed rising trip point for V <sub>DDD</sub>  | Typ – 4% | 3925 | Typ + 4% | mV    | Same as V <sub>TR_3P9_F</sub> +<br>25 mV |
| SID558  | V <sub>TR_4P0_R</sub> | LVD 4.0 V trimmed rising trip point for $V_{DDD}$         | Typ – 4% | 4025 | Typ + 4% | mV    | Same as V <sub>TR_4P0_F</sub> +<br>25 mV |

### Based on Arm® Cortex®-M7 dual



 Table 26-15
 System resources (continued)

| Spec ID   | Parameter                | Description                                                                                                                                                                                                                              | Min      | Тур   | Max      | Units | Details/<br>conditions                   |
|-----------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------|-------|------------------------------------------|
| SID559    | V <sub>TR_4P1_R</sub>    | LVD 4.1 V trimmed rising trip point for $V_{DDD}$                                                                                                                                                                                        | Typ – 4% | 4125  | Typ + 4% | mV    | Same as V <sub>TR_4P1_F</sub> +<br>25 mV |
| SID560    | V <sub>TR_4P2_R</sub>    | LVD 4.2 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 4225  | Typ + 4% | mV    | Same as V <sub>TR_4P2_F</sub> +<br>25 mV |
| SID561    | V <sub>TR_4P3_R</sub>    | LVD 4.3 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 4325  | Typ + 4% | mV    | Same as V <sub>TR_4P3_F</sub> +<br>25 mV |
| SID562    | V <sub>TR_4P4_R</sub>    | LVD 4.4 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 4425  | Typ + 4% | mV    | Same as V <sub>TR_4P4_F</sub> +<br>25 mV |
| SID563    | V <sub>TR_4P5_R</sub>    | LVD 4.5 V trimmed rising trip point for $V_{DDD}$                                                                                                                                                                                        | Typ – 4% | 4525  | Typ + 4% | mV    | Same as V <sub>TR_4P5_F</sub> +<br>25 mV |
| SID564    | V <sub>TR_4P6_R</sub>    | LVD 4.6 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 4625  | Typ + 4% | mV    | Same as V <sub>TR_4P6_F</sub> +<br>25 mV |
| SID565    | V <sub>TR_4P7_R</sub>    | LVD 4.7 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 4725  | Typ + 4% | mV    | Same as V <sub>TR_4P7_F</sub> +<br>25 mV |
| SID566    | V <sub>TR_4P8_R</sub>    | LVD 4.8 V trimmed rising trip point for $V_{DDD}$                                                                                                                                                                                        | Typ – 4% | 4825  | Typ + 4% | mV    | Same as V <sub>TR_4P8_F</sub> +<br>25 mV |
| SID567    | V <sub>TR_4P9_R</sub>    | LVD 4.9 V trimmed rising trip point for $V_{DDD}$                                                                                                                                                                                        | Typ – 4% | 4925  | Typ + 4% | mV    | Same as V <sub>TR_4P9_F</sub> +<br>25 mV |
| SID568    | V <sub>TR_5P0_R</sub>    | LVD 5.0 V trimmed rising trip point for $V_{DDD}$                                                                                                                                                                                        | Typ – 4% | 5025  | Typ + 4% | mV    | Same as V <sub>TR_5P0_F</sub> +<br>25 mV |
| SID569    | V <sub>TR_5P1_R</sub>    | LVD 5.1 V trimmed rising trip point for $V_{DDD}$                                                                                                                                                                                        | Typ – 4% | 5125  | Typ + 4% | mV    | Same as V <sub>TR_5P1_F</sub> +<br>25 mV |
| SID570    | V <sub>TR_5P2_R</sub>    | LVD 5.2 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 5225  | Typ + 4% | mV    | Same as V <sub>TR_5P2_F</sub> + 25 mV    |
| SID571    | V <sub>TR_5P3_R</sub>    | LVD 5.3 V trimmed rising trip point for V <sub>DDD</sub>                                                                                                                                                                                 | Typ – 4% | 5325  | Typ + 4% | mV    | Same as V <sub>TR_5P3_F</sub> +<br>25 mV |
| SID573    | LVD_RR_A                 | Power ramp rate: V <sub>DDD</sub> (Active)                                                                                                                                                                                               | -        | -     | 100      | mV/μs |                                          |
| SID574    | LVD_RR_DS                | Power ramp rate: V <sub>DDD</sub> (Deep Sleep)                                                                                                                                                                                           | -        | -     | 10       | mV/μs |                                          |
| SID575    | t <sub>DLY_ACT_LVD</sub> | Active mode delay between V <sub>DDD</sub> falling/rising through LVD rising/falling point and an internal LVD output transitioning through V <sub>DDD</sub> / 2                                                                         | -        | -     | 1        | μs    | Guaranteed by<br>design                  |
| SID575A   | t <sub>DLY_DS_LVD</sub>  | Deep Sleep mode delay between V <sub>DDD</sub> falling/rising through LVD rising/falling point and an internal LVD output transitioning through V <sub>DDD</sub> / 2                                                                     | -        | -     | 4        | μs    | Guaranteed by design                     |
| SID576    | t <sub>RES_LVD</sub>     | Response time of LVD, V <sub>DDD</sub> supply. LVD guaranteed to generate pulse for V <sub>DDD</sub> pulse width greater than this. (For falling-then-rising supply at max ramp rate; pulse width is time below LVD falling trip point.) | 100      | -     | -        | ns    | Guaranteed by design                     |
| High-volt | age OVD specif           | ications                                                                                                                                                                                                                                 |          |       |          |       |                                          |
| SID580    | V <sub>TR_5P0_R</sub>    | High-voltage OVD 5.0-V trimmed rising trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub>                                                                                                                                           | 5.049    | 5.205 | 5.361    | V     |                                          |
| SID581    | V <sub>TR_5P0_F</sub>    | High-voltage OVD 5.0-V trimmed falling trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub>                                                                                                                                          | 5.025    | 5.18  | 5.335    | V     |                                          |
| SID582    | V <sub>TR_5P5_R</sub>    | High-voltage OVD 5.5-V trimmed rising trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (default)                                                                                                                                 | 5.548    | 5.72  | 5.892    | V     |                                          |

### Based on Arm® Cortex®-M7 dual



**Table 26-15 System resources** (continued)

| Spec ID   | Parameter                          | Description                                                                                                                                                                                                                             | Min      | Тур   | Max      | Units | Details/<br>conditions                     |
|-----------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|----------|-------|--------------------------------------------|
| SID583    | V <sub>TR_5P5_F</sub>              | High-voltage OVD 5.5-V trimmed falling trip point for V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (default)                                                                                                                               | 5.524    | 5.695 | 5.866    | V     |                                            |
| SID585    | HVOVD_RR_A                         | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (Active)                                                                                                                                                                     | _        | -     | 100      | mV/μs |                                            |
| SID586    | HVOVD_RR_DS                        | Power ramp rate: V <sub>DDD</sub> and V <sub>DDA_ADC</sub> (Deep Sleep)                                                                                                                                                                 | -        | -     | 10       | mV/μs |                                            |
| SID587    | t <sub>DLY_ACT_HVOVD</sub>         | Active mode delay between V <sub>DDD</sub> falling/rising through V <sub>TR_5P0_F/R</sub> or V <sub>TR_5P5_F/R</sub> and an internal HV OVD output transitioning through V <sub>DDD</sub> / 2                                           | _        | -     | 1        | μs    | Guaranteed by design                       |
| SID587A   | t <sub>DLY_ACT_H</sub> -<br>VOVD_A | Active mode delay between $V_{DDA\_ADC}$ falling/rising through $V_{TR\_5P0\_F/R}$ or $V_{TR\_5P5\_F/R}$ and an internal HV OVD output transitioning through $V_{DDD}$ / 2                                                              | _        | -     | 1.5      | μs    | Guaranteed by design                       |
| SID587B   | t <sub>DLY_DS_HVOVD</sub>          | Deep Sleep mode delay between $V_{DDD}/V_{DDA\_ADC}$ falling/rising through $V_{TR\_5P0\_F/R}$ or $V_{TR\_5P5\_F/R}$ and an internal HV OVD output transitioning through $V_{DDD}/2$                                                    | -        | -     | 4        | μs    | Guaranteed by<br>design                    |
| SID588    | t <sub>RES_HVOVD</sub>             | Response time of HV OVD HV OVD guaranteed to generate pulse for $V_{DDD}/V_{DDA}$ ADC pulse width greater than this. (For rising-then-falling supply at max ramp rate; pulse width is time above $V_{TR\_5PO\_R}$ or $V_{TR\_5PS\_R}$ ) | 100      | -     | -        | ns    | Guaranteed by design                       |
| Low-volta | age OVD specific                   | cations                                                                                                                                                                                                                                 |          |       |          |       |                                            |
| SID590    | V <sub>TR_R_LVOVD</sub>            | LV OVD trimmed rising trip point for V <sub>CCD</sub>                                                                                                                                                                                   | Typ – 3% | 1300  | Typ + 3% | mV    |                                            |
| SID591    | V <sub>TR_F_LVOVD</sub>            | LV OVD trimmed falling trip point for V <sub>CCD</sub>                                                                                                                                                                                  | Typ – 3% | 1275  | Typ + 3% | mV    | Same as<br>V <sub>TR_R_LVOVD</sub> – 25 mV |
| SID595    | t <sub>DLY_ACT_LVOVD</sub>         | Active mode delay between V <sub>CCD</sub> falling/rising through V <sub>TR_F/R_LVOVD</sub> and an internal LV OVD output transitioning through V <sub>DDD</sub> / 2                                                                    | -        | -     | 1        | μs    | Guaranteed by design                       |
| SID595A   | t <sub>DLY_DS_LVOVD</sub>          | Deep Sleep mode delay between V <sub>CCD</sub> falling/rising through V <sub>TR_F/R_LVOVD</sub> and an internal LV OVD output transitioning through V <sub>DDD</sub> / 2                                                                | -        | -     | 12       | μs    | Guaranteed by design                       |
| SID596    | t <sub>RES_LVOVD</sub>             | Response time of LV OVD. LV OVD guaranteed to generate pulse for V <sub>CCD</sub> pulse width greater than this. (For rising-then-falling supply at max ramp rate; pulse width is time above V <sub>TR_R_LVOVD</sub> )                  | 100      | I     | -        | ns    | Guaranteed by<br>design                    |
| Over curr | ent detection (                    | OCD) specifications                                                                                                                                                                                                                     |          |       |          |       |                                            |
| SID598    | I <sub>OCD</sub>                   | Over current detection range for internal Active regulator                                                                                                                                                                              | 312      | _     | 630      | mA    | Guaranteed by design                       |
| SID599    | I <sub>OCD_DPSLP</sub>             | Over current detection range for                                                                                                                                                                                                        | 18       | _     | 72       | mA    |                                            |

**(infineon** 



Figure 26-14 Device operations supply range



Figure 26-15 POR specifications

infineon



Figure 26-16 High-voltage BOD specifications



Figure 26-17 Low-voltage BOD specifications

**(infineon** 



Figure 26-18 High-voltage OVD specifications



Figure 26-19 Low-voltage OVD specifications

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 





Figure 26-20 LVD specifications

# 26.9.1 SWD, JTAG, and trace specifications

Table 26-16 SWD interface specifications

| Spec ID                                                                                                                                  | Parameter               | Description               | Min      | Тур | Мах     | Units | Details/conditions                     |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------|----------|-----|---------|-------|----------------------------------------|--|--|--|--|
| Recommended I/O Configuration: GPIO_STD: CFG_OUT/DRIVE_SEL<1:0> = 0b00, CFG_IN_AUTOLVL/VTRIP_SEL<0:0> = 0b0, CFG_IN/VTRIP_SEL<0:0> = 0b1 |                         |                           |          |     |         |       |                                        |  |  |  |  |
| SID300                                                                                                                                   | f <sub>SWDCLK</sub>     | SWD clock input frequency | _        | -   | 10      | MHz   | 2.7 V ≤ V <sub>DDIO_GPIO</sub> ≤ 5.5 V |  |  |  |  |
| SID301                                                                                                                                   | t <sub>SWDI_SETUP</sub> | SWDI setup time           | 0.25 × T | -   | _       | ns    | $T = 1 / f_{SWDCLK}$                   |  |  |  |  |
| SID302                                                                                                                                   | t <sub>SWDI_HOLD</sub>  | SWDI hold time            | 0.25 × T | -   | _       | ns    | T = 1 / f <sub>SWDCLK</sub>            |  |  |  |  |
| SID303                                                                                                                                   | t <sub>SWDO_VALID</sub> | SWDO valid time           | _        | -   | 0.5 × T | ns    | T = 1 / f <sub>SWDCLK</sub>            |  |  |  |  |
| SID304                                                                                                                                   | t <sub>SWDO_HOLD</sub>  | SWDO hold time            | 1        | -   | _       | ns    | T = 1 / f <sub>SWDCLK</sub>            |  |  |  |  |

Table 26-17 JTAG AC specifications

| Spec ID                                                                                                                                  | Parameter         | Description          | Min  | Тур | Max | Units | Details/conditions |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|------|-----|-----|-------|--------------------|--|--|--|--|
| Recommended I/O Configuration: GPIO_STD: CFG_OUT/DRIVE_SEL<1:0> = 0b00, CFG_IN_AUTOLVL/VTRIP_SEL<0:0> = 0b0, CFG_IN/VTRIP_SEL<0:0> = 0b1 |                   |                      |      |     |     |       |                    |  |  |  |  |
| SID620                                                                                                                                   | t <sub>JCKH</sub> | TCK HIGH time        | 25   | -   | _   | ns    | 30-pF load on TDO  |  |  |  |  |
| SID621                                                                                                                                   | t <sub>JCKL</sub> | TCK LOW time         | 25   | -   | -   | ns    | 30-pF load on TDO  |  |  |  |  |
| SID622                                                                                                                                   | t <sub>JCP</sub>  | TCK clock period     | 62.5 | -   | -   | ns    | 30-pF load on TDO  |  |  |  |  |
| SID623                                                                                                                                   | t <sub>JSU</sub>  | TDI/TMS setup time   | 6.25 | -   | -   | ns    | 30-pF load on TDO  |  |  |  |  |
| SID624                                                                                                                                   | t <sub>JH</sub>   | TDI/TMS hold time    | 6.25 | -   | -   | ns    | 30-pF load on TDO  |  |  |  |  |
| SID625                                                                                                                                   | t <sub>JZX</sub>  | TDO High-Z to active | -    | -   | 25  | ns    | 30-pF load on TDO  |  |  |  |  |
| SID626                                                                                                                                   | t <sub>JXZ</sub>  | TDO active to High-Z | -    | -   | 25  | ns    | 30-pF load on TDO  |  |  |  |  |
| SID627                                                                                                                                   | $t_{JCO}$         | TDO clock to output  | -    | -   | 25  | ns    | 30-pF load on TDO  |  |  |  |  |

### Based on Arm® Cortex®-M7 dual

infineon



Figure 26-21 JTAG specifications

**Table 26-18** Trace specifications

| Spec ID  | Parameter                                 | Description                                 | Min          | Тур | Max | Units | Details/conditions                          |
|----------|-------------------------------------------|---------------------------------------------|--------------|-----|-----|-------|---------------------------------------------|
|          | I/O Configuration:<br>FG_DRIVE_EXT<1:0>/D | RIVE_SEL_EXT<2:0> = 0b000, CFG_SLEW_EXT/SLE | :W<0:0> = 0b | 0   |     |       |                                             |
| SID1412A | C <sub>TRACE</sub>                        | Trace capacitive load                       | -            | -   | 30  | pF    |                                             |
| SID1412  | t <sub>TRACE_CYC</sub>                    | Trace clock period                          | 20           | -   | -   | ns    | Trace clock cycle time for 50 MHz           |
| SID1413  | t <sub>TRACE_CLKL</sub>                   | Trace clock LOW pulse width                 | 2            | -   | -   | ns    | Clock low pulse width                       |
| SID1414  | t <sub>TRACE_CLKH</sub>                   | Trace clock HIGH pulse width                | 2            | -   | -   | ns    | Clock high pulse width                      |
| SID1415  | t <sub>TRACE_SETUP</sub>                  | Trace data setup time                       | 2            | -   | -   | ns    | Trace data setup time,<br>CLK_PERI ≥ 75 MHz |
| SID1416  | t <sub>TRACE_HOLD</sub>                   | Trace data hold time                        | 1            | -   | -   | ns    | Trace data hold time,<br>CLK_PERI ≥ 75 MHz  |
| SID1415A | t <sub>TRACE_SETUP</sub>                  | Trace data setup time                       | 3            | -   | -   | ns    | Trace data setup time,<br>CLK_PERI < 75 MHz |
| SID1416A | t <sub>TRACE_HOLD</sub>                   | Trace data hold time                        | 2            | -   | -   | ns    | Trace data hold time,<br>CLK_PERI < 75 MHz  |

#### **Clock specifications** 26.10

#### **Root and intermediate clocks**<sup>[76, 77]</sup> Table 26-19

|            |                                                               |                                  |         | N                  | Maximum permitted cl     | ock frequency (MH | z) <sup>[78]</sup> |            |                                                                                          |  |
|------------|---------------------------------------------------------------|----------------------------------|---------|--------------------|--------------------------|-------------------|--------------------|------------|------------------------------------------------------------------------------------------|--|
| Root Clock | Maximum permitted<br>clock frequency<br>(MHz) <sup>[78]</sup> | Source                           | PLL/F   | LL Clock source: E | CO/LPECO <sup>[79]</sup> | PLL/FL            | L Clock source: IM | 10[80, 81] | Description                                                                              |  |
|            | (1112)                                                        |                                  | Integer | SSCG               | Fractional               | Integer           | SSCG               | Fractional |                                                                                          |  |
|            | 200                                                           | PLL200#0                         | 200     | NA                 | NA                       | 191               | NA                 | NA         | Root clock for CPUSS, PERI (CLK_MEM)                                                     |  |
| CLK_HF0    | 200                                                           | FLL                              | 100     | NA                 | NA                       | 100               | NA                 | NA         | ROOL CIOCK TOT CPOSS, PERT (CLIN_MEM)                                                    |  |
| CLK_HFU    | 100                                                           | PLL200#0                         | 100     | NA                 | NA                       | 95                | NA                 | NA         | PERI (CLK_SLOW, CLK_PERI)                                                                |  |
|            | 100                                                           | FLL                              | 100     | NA                 | NA                       | 97                | NA                 | NA         | FERI (CLK_SLOW, CLK_FERI)                                                                |  |
| CLK_HF1    | 320                                                           | PLL400#0                         | 320     | 313                | 316                      | 306               | 300                | 303        | CM7 CPU Core#0, CM7 CPU Core#1 clock                                                     |  |
| CLK_HF1    | 320                                                           | FLL                              | 100     | NA                 | NA                       | 100               | NA                 | NA         | CMT CFO COTE#0, CMT CFO COTE#1 CLOCK                                                     |  |
| CLK HF2    | 100                                                           | PLL200#1                         | 100     | NA                 | NA                       | 95                | NA                 | NA         | Peripheral clock root other than CLK_PERI                                                |  |
| CLK_HF2    | 100                                                           | FLL                              | 100     | NA                 | NA                       | 97                | NA                 | NA         | renpheral clock foot other than CEN_FENT                                                 |  |
| CLK_HF3    | 100                                                           | PLL200#0                         | 100     | NA                 | NA                       | 95                | NA                 | NA         | Event generator (CLK_REF), clock output on EXT_CLK pins (when used as output)            |  |
| CLK_HF3    | 100                                                           | FLL                              | 100     | NA                 | NA                       | 97                | NA                 | NA         | Event generator (CEN_NEF), Clock output on EXT_CEN pins (when used as output)            |  |
| CLK HF4    | 50                                                            | PLL200#0                         | 50      | NA                 | NA                       | 47                | NA                 | NA         | ETH Channel#0. Internal clock 50 MHz for RMII, External PHY provides 25 MHz for MII      |  |
| CLK_HF4    | 30                                                            | FLL                              | 50      | NA                 | NA                       | 48                | NA                 | NA         | - ETT Channel #0. Internal clock 50 Mil 2101 KMil, External FTT provides 25 Mil 2101 Mil |  |
| CLK HF5    | 200                                                           | PLL400#1 / PLL400#2 /<br>EXT_CLK | 200     | 196                | 198                      | 191               | 187                | 189        | Sound Subsystem #0 root clock, ETH0 TSU clock (CLK_IF_SRSS0)                             |  |
|            |                                                               | FLL                              | 100     | NA                 | NA                       | 100               | NA                 | NA         |                                                                                          |  |
| CLK_HF6    | 200                                                           | PLL400#1 / PLL400#2 /<br>EXT_CLK | 200     | 196                | 198                      | 191               | 187                | 189        | Sound Subsystem #1 root clock (CLK_IF_SRSS1)                                             |  |
|            |                                                               | FLL                              | 100     | NA                 | NA                       | 100               | NA                 | NA         |                                                                                          |  |
| CLK_HF7    | 200                                                           | PLL400#1 / PLL400#2 /<br>EXT_CLK | 200     | 196                | 198                      | 191               | 187                | 189        | Sound Subsystem #2 root clock (CLK_IF_SRSS2)                                             |  |
|            |                                                               | FLL                              | 100     | NA                 | NA                       | 100               | NA                 | NA         |                                                                                          |  |
|            |                                                               | PLL400#1                         | 333     | NA                 | NA                       | 318               | NA                 | NA         |                                                                                          |  |
| CLK_HF8    | 333                                                           | PLL400#2                         | 333     | NA                 | NA                       | 318               | NA                 | NA         | SMIF#0 root clock                                                                        |  |
|            |                                                               | FLL                              | NA      | NA                 | NA                       | NA                | NA                 | NA         |                                                                                          |  |

### Notes

76. Intermediate clocks that are not listed have the same limitations as that of their parent clock.

77. Table indicates guaranteed mapping between a root clock (CLK\_HFx) and the PLL.
78. Maximum clock frequency after the corresponding clock source (PLL/FLL + dividers). All internal tolerances and affects are covered by these frequencies.
79. For ECO, LPECO: up to ±150 ppm uncertainty of the external clock source are tolerated by design.
80. The IMO operation frequency tolerance is included.

81.ROM and flash boot execution with IMO/FLL at 100 MHz is guaranteed by design.



Based on Arm® Cortex®-M7 dual

TRAVEO™ T2G 32-bit Automotive MCU

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



### Table 26-20 PLL400 operation modes

| PLL400 operation mode | Spread spectrum clock generation (SSCG) | Fractional |  |  |
|-----------------------|-----------------------------------------|------------|--|--|
| Integer               | OFF                                     | OFF        |  |  |
| SSCG                  | ON                                      | OFF        |  |  |
| Fractional            | OFF                                     | ON         |  |  |

### Table 26-21 IMO AC specifications

| Spec ID | Parameter             | Description             | Min   | Тур  | Max   | Units | Details/conditions                     |
|---------|-----------------------|-------------------------|-------|------|-------|-------|----------------------------------------|
| SID310  | f <sub>IMO</sub>      | IMO operating frequency | 7.632 | 8    | 8.368 | MHz   | Accuracy after factory trimming        |
| SID311  | t <sub>STARTIMO</sub> | IMO startup time        | -     | -    | 7.5   | μs    | Startup time to 90% of final frequency |
| SID312  | I <sub>IMO_ACT</sub>  | IMO current             | _     | 13.5 | 22    | μΑ    | Guaranteed by design                   |

### Table 26-22 ILO AC specifications

| Spec ID | Parameter             | Description             | Min    | Тур    | Max   | Units | Details/conditions                     |
|---------|-----------------------|-------------------------|--------|--------|-------|-------|----------------------------------------|
| SID320  | f <sub>ILOTRIM</sub>  | ILO operating frequency | 30.965 | 32.768 | 34.57 | kHz   | 5.5% accuracy after factory trimming   |
| SID321  | t <sub>STARTILO</sub> | ILO startup time        | _      | 8      | 12    | μs    | Startup time to 90% of final frequency |
| SID323  | I <sub>ILO</sub>      | ILO current             | _      | 500    | 2800  | nA    | Guaranteed by design                   |

### Table 26-23 LPECO specifications

| Spec ID | Parameter             | Description               | Min  | Тур | Max  | Units | Details/conditions                                                                                       |
|---------|-----------------------|---------------------------|------|-----|------|-------|----------------------------------------------------------------------------------------------------------|
| SID325  | f <sub>LPECO</sub>    | LPECO operating frequency | 3.99 | -   | 8.01 | MHz   | Drive level protection DL ≥ 100 μW, ESR ≤ 200 Ω Crystal load capacitance (C <sub>L</sub> ) 5 pF to 25 pF |
| SID329  | I <sub>LPECO_4M</sub> | LPECO current at 4 MHz    | -    | 93  | 110  | μА    | Shared with GPIO, Load: 10 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID354  | I <sub>LPECO_4M</sub> | LPECO current at 4 MHz    | 1    | 97  | 125  | μА    | Shared with GPIO, Load: 15 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID326  | I <sub>LPECO_4M</sub> | LPECO current at 4 MHz    | 1    | 106 | 145  | μА    | Shared with GPIO, Load: 20 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID355  | I <sub>LPECO_4M</sub> | LPECO current at 4 MHz    | 1    | 115 | 155  | μА    | Shared with GPIO, Load: 25 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID356  | I <sub>LPECO_8M</sub> | LPECO current at 8 MHz    | 1    | 140 | 165  | μА    | Shared with GPIO, Load: 10 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID357  | I <sub>LPECO_8M</sub> | LPECO current at 8 MHz    | 1    | 149 | 175  | μА    | Shared with GPIO, Load: 15 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID327  | I <sub>LPECO_8M</sub> | LPECO current at 8 MHz    | -    | 165 | 190  | μА    | Shared with GPIO, Load: 20 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |
| SID358  | I <sub>LPECO_8M</sub> | LPECO current at 8 MHz    | -    | 183 | 220  | μА    | Shared with GPIO, Load: 25 pF<br>BACKUP_LPECO_CTL/LPECO_AMP-<br>DET_EN<0:0>=0b0                          |

Note

82.Oscillator startup time is a performance parameter and mainly depending on the chosen external crystal and load capacitance.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



 Table 26-23
 LPECO specifications (continued)

| Spec ID | Parameter                | Description                        | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                                                                     |
|---------|--------------------------|------------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID328  | t <sub>START_LPECO</sub> | LPECO startup time <sup>[82]</sup> | -   | -   | 10  |       | Startup time to 90% of final frequency. Time from oscillator enable (BACKUP_LPECO_CTL.LPECO_EN< 0:0>=0b1) to stable oscillation and sufficient amplitude (BACKUP_LPECO_STATUS.LPECO_READY<0:0>=0b1 and BACKUP_LPECO_STATUS.LPECO_A MPDET_OK<0:0>=0b1). |

#### Note

82.Oscillator startup time is a performance parameter and mainly depending on the chosen external crystal and load capacitance.



Figure 26-22 LPECO connection scheme<sup>[83]</sup>

### Note

<sup>83.</sup>Refer to the family-specific Architecture reference manual for more information on crystal requirements (002-25800, TRAVEO™ T2G Automotive Cluster 2D Family Architecture reference manual.

**Electrical specifications** 



Table 26-24 ECO specifications

| Spec ID | Parameter              | Description                                                                                  | Min | Тур  | Max   | Units | Details/conditions                                                                                                                                                                                                          |
|---------|------------------------|----------------------------------------------------------------------------------------------|-----|------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID330  | f <sub>ECO</sub>       | Crystal frequency range                                                                      | 7.2 | -    | 33.34 | MHz   |                                                                                                                                                                                                                             |
| SID332  | R <sub>FDBK</sub>      | Feedback resistor value.<br>Min: RTRIM = 3; Max: RTRIM = 0<br>with 100 kΩ step size on RTRIM | 100 | -    | 400   | kΩ    | Guaranteed by design                                                                                                                                                                                                        |
| SID333  | I <sub>ECO3</sub>      | ECO current at T <sub>J</sub> = 150 °C                                                       | -   | 1200 | 2000  | μΑ    | Maximum operation<br>current at 33 MHz crystal,<br>up to 18 pF load                                                                                                                                                         |
| SID334  | t <sub>START_7M</sub>  | 7.2-MHz ECO startup time <sup>[84]</sup>                                                     | -   | -    | 10    | ms    | Startup time to 90% of final frequency. Time from oscillator enable (CLK_ECOCONFIG.ECO_EN<0:0>=0b1) to stable oscillation and sufficient amplitude (CLK_ECO_STATUS.ECO_OK<0:0>=0b1 and CLK_ECO_STATUS.ECO_RE ADY<0:0>=0b1). |
| SID335  | t <sub>START_33M</sub> | 33-MHz ECO startup time <sup>[84]</sup>                                                      | -   | -    | 1     | ms    | Startup time to 90% of final frequency. Time from oscillator enable (CLK_ECOCONFIG.ECO_EN<0:0>=0b1) to stable oscillation and sufficient amplitude (CLK_ECO_STATUS.ECO_OK<0:0>=0b1 and CLK_ECO_STATUS.ECO_RE ADY<0:0>=0b1). |



Figure 26-23 ECO connection scheme<sup>[85]</sup>

### Notes

84.Oscillator startup time is a performance parameter and mainly depending on the chosen external crystal and load capacitance.
85.Refer to the family-specific Architecture reference manual for more information on crystal requirements (002-25800, TRAVEO™ T2G Automotive MCU cluster 2D architecture technical reference manual).

### Based on Arm® Cortex®-M7 dual



Table 26-25 PLL specifications

| Spec ID   | Parameter                 | Description                                                                                              | Min          | Тур     | Max      | Units | Details/conditions                                                                                                                                                                        |
|-----------|---------------------------|----------------------------------------------------------------------------------------------------------|--------------|---------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL Speci | fications for "           | PLL without SSCG and Frac                                                                                | tional C     | perati  | on" (PLL | 200)  |                                                                                                                                                                                           |
| SID340    | t <sub>PLL200_</sub> LOCK | Time to achieve PLL lock                                                                                 | -            | -       | 35       | μs    | Time from stable reference clock until PLL frequency is within 0.1% of final value and lock indicator is set                                                                              |
| SID341    | f <sub>OUT</sub>          | Output frequency from PLL block (PLL_OUT)                                                                | 10.998       | -       | 200.03   | MHz   |                                                                                                                                                                                           |
| SID346    | f <sub>IN</sub>           | PLL input frequency<br>(Reference Clock f <sub>REF</sub> )                                               | 3.988        | -       | 33.34    | MHz   |                                                                                                                                                                                           |
| SID347    | I <sub>PLL_200M</sub>     | PLL operating current                                                                                    | _            | 0.87    | 1.85     | mA    | f <sub>OUT</sub> = 200 MHz                                                                                                                                                                |
| SID348C   | f <sub>PLL_VCO</sub>      | VCO frequency, clock<br>output of 'Voltage Control<br>Oscillator (VCO)'                                  | 169.97<br>45 | -       | 400.06   | MHz   |                                                                                                                                                                                           |
| SID349C   | f <sub>PLL_PFD</sub>      | Phase Detector<br>Frequency, clock output<br>of the Reference Divider<br>(Q) and Feedback Divider<br>(P) | 3.988        | -       | 8.0012   | MHz   |                                                                                                                                                                                           |
| SID342    | PLL_LJIT1                 | Long term jitter                                                                                         | -0.25        | _       | 0.25     | ns    | For 125 ns Guaranteed by design f <sub>PLL_VCO</sub> : 320 MHz or 400 MHz f <sub>PLL_OUT</sub> : 40 MHz to 200 MHz f <sub>PLL_PFD</sub> : 8 MHz f <sub>PLL_IN</sub> : ECO                 |
| SID343    | PLL_LJIT2                 | Long term jitter                                                                                         | -0.5         | -       | 0.5      | ns    | For 500 ns Guaranteed by design f <sub>PLL_VCO</sub> : 320 MHz or 400 MHz f <sub>PLL_OUT</sub> : 40 MHz to 200 MHz f <sub>PLL_PFD</sub> : 8 MHz f <sub>PLL_IN</sub> : ECO                 |
| SID344    | PLL_LJIT3                 | Long term jitter                                                                                         | -0.5         | -       | 0.5      | ns    | For 1000 ns<br>Guaranteed by design<br>f <sub>PLL_VCO</sub> : 320 MHz or 400 MHz<br>f <sub>PLL_OUT</sub> : 40 MHz to 200 MHz<br>f <sub>PLL_PFD</sub> : 8 MHz<br>f <sub>PLL_IN</sub> : ECO |
|           | PLL_LJIT5                 | Long term jitter                                                                                         | -0.75        | -       | 0.75     | ns    | For 10000 ns Guaranteed by design f <sub>PLL_VCO</sub> : 320 MHz or 400 MHz f <sub>PLL_OUT</sub> : 40 MHz to 200 MHz f <sub>PLL_PFD</sub> : 8 MHz f <sub>PLL_IN</sub> : ECO               |
| •         | fications for "           | PLL with SSCG and Fractio                                                                                | nal Opei     | ration" |          | ))    | T                                                                                                                                                                                         |
| SID340A   | t <sub>PLL400_LOCK</sub>  | Time to achieve PLL lock                                                                                 | -            | _       | 50       | μs    |                                                                                                                                                                                           |
| SID341A   | f <sub>out</sub>          | Output frequency from PLL block (PLL_OUT)                                                                | 24.996       | -       | 400.06   | MHz   |                                                                                                                                                                                           |
| SID343A   | SPREAD_D                  | Spread spectrum<br>modulation depth                                                                      | 0.5          | _       | 3        | %     | Downspread only,<br>triangle modulation                                                                                                                                                   |
| SID343B   | f <sub>SPREAD_MR</sub>    | Spread spectrum modulation rate                                                                          | _            | -       | 32       | kHz   | Selected by modulation divider from f <sub>PFD</sub>                                                                                                                                      |
| SID346A   | f <sub>IN</sub>           | PLL input frequency<br>(Reference Clock f <sub>REF</sub> )                                               | 3.988        | -       | 33.34    | MHz   |                                                                                                                                                                                           |
| SID347A   | I <sub>PLL_400M</sub>     | PLL operating current                                                                                    | _            | 1.4     | 2.2      | mA    | f <sub>OUT</sub> = 400 MHz                                                                                                                                                                |

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



PLL specifications (continued) **Table 26-25** 

| Spec ID  | Parameter          | Description                                                                                              | Min    | Тур | Max    | Units | Details/conditions                                                                                                                                                               |
|----------|--------------------|----------------------------------------------------------------------------------------------------------|--------|-----|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID348A  | f <sub>PFD_S</sub> | Phase Detector<br>Frequency, clock output<br>of the Reference Divider<br>(Q) and Feedback Divider<br>(P) | 3.988  | -   | 20.003 | MHz   | Fractional operation OFF                                                                                                                                                         |
| SID349A  | f <sub>PFD_F</sub> | Phase Detector<br>Frequency, clock output<br>of the Reference Divider<br>(Q) and Feedback Divider<br>(P) | 7.9988 | -   | 20.003 | MHz   | Fractional operation ON                                                                                                                                                          |
| SID345A  | f <sub>vco</sub>   | VCO frequency,<br>Clock output of 'Voltage<br>Control Oscillator (VCO)'                                  | 399.94 | -   | 800.12 | MHz   |                                                                                                                                                                                  |
| SID342D1 | PLL400_LJIT1       | Long term jitter                                                                                         | -0.25  | -   | 0.25   | ns    | For 125 ns<br>Guaranteed by Design<br>f <sub>VCO</sub> : 800 MHz<br>(Integer mode)<br>f <sub>IN</sub> : ECO<br>f <sub>PFD</sub> : 4 MHz<br>f <sub>OUT</sub> : 100 MHz to 400 MHz |
| SID343D1 | PLL400_LJIT2       | Long term jitter                                                                                         | -0.5   | _   | 0.5    | ns    | For 500 ns Guaranteed by Design f <sub>VCO</sub> : 800 MHz (Integer mode) f <sub>IN</sub> : ECO f <sub>PFD</sub> : 4 MHz f <sub>OUT</sub> : 100 MHz to 400 MHz                   |
| SID344D1 | PLL400_LJIT3       | Long term jitter                                                                                         | -1     | _   | 1      | ns    | For 1000 ns Guaranteed by Design f <sub>VCO</sub> : 800 MHz (Integer mode) f <sub>IN</sub> : ECO f <sub>PFD</sub> : 4 MHz f <sub>OUT</sub> : 100 MHz to 400 MHz                  |
| SID345E1 | PLL400_LJIT5       | Long term jitter                                                                                         | -1.5   | -   | 1.5    | ns    | For 10000 ns Guaranteed by Design f <sub>VCO</sub> : 800 MHz (Integer mode) f <sub>IN</sub> : ECO f <sub>PFD</sub> : 4 MHz f <sub>OUT</sub> : 100 MHz to 400 MHz                 |

#### **FLL specifications Table 26-26**

| Spec ID | Parameter             | Description                     | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                        |
|---------|-----------------------|---------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID350  | t <sub>FLL_WAKE</sub> | FLL wake up time                | -   | 1   | 5   | μs    | Wakeup with < 10 °C temperature change while in Deep Sleep. f <sub>FLL_IN</sub> = 8 MHz, f <sub>FLL_OUT</sub> = 100 MHz, Time from stable reference clock until FLL frequency is within 5% of final value |
| SID351  | f <sub>FLL_OUT</sub>  | Output frequency from FLL block | 24  | _   | 100 | MHz   | Output range of FLL divided-by-2 output                                                                                                                                                                   |

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



Table 26-26 FLL specifications (continued)

| Spec ID | Parameter           | Description            | Min  | Тур | Max | Units | Details/conditions                       |
|---------|---------------------|------------------------|------|-----|-----|-------|------------------------------------------|
| SID352  | FLL_CJIT            | FLL frequency accuracy | -1   | -   | 1   | %     | This is added to the error of the source |
| SID353  | f <sub>FLL_IN</sub> | Input frequency        | 0.25 | -   | 100 | MHz   |                                          |

Table 26-27 WCO Specifications

| Spec ID | Parameter              | Description                       | Min | Тур    | Max  | Units | Details/conditions                                                                                                                                             |
|---------|------------------------|-----------------------------------|-----|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID360  | f <sub>wco</sub>       | Watch crystal frequency           | _   | 32.768 | -    | kHz   | Tuning Fork Crystal with following parameters: DL (drive level) $\geq$ 0.5 $\mu$ W, ESR $\leq$ 130 $k\Omega$                                                   |
| SID361  | WCO_DC                 | WCO duty cycle                    | 10  | _      | 90   | %     |                                                                                                                                                                |
| SID362  | t <sub>START_WCO</sub> | WCO start up time <sup>[86]</sup> | -   | -      | 1000 | ms    | Time from oscillator<br>enable<br>(BACKUP_CTL.WCO_EN<br><0:0>=0b1) to stable<br>oscillation and sufficient<br>amplitude<br>(BACKUP_STATUS.WCO<br>_OK<0:0>=0b1) |
| SID363  | I <sub>wco</sub>       | WCO current                       | _   | 1.4    | _    | μΑ    | AGC=OFF                                                                                                                                                        |



Figure 26-24 WCO connection scheme<sup>[87]</sup>

Table 26-28 External clock input specifications

| Spec ID | Parameter        | Description                    | Min  | Тур | Max | Units | Details/conditions                                                |
|---------|------------------|--------------------------------|------|-----|-----|-------|-------------------------------------------------------------------|
| SID366  | f <sub>EXT</sub> | External clock input frequency | 0.25 | -   | 100 | MHz   | For EXT_CLK pin (all input level settings: CMOS, TTL, Automotive) |
| SID367  | EXT_DC           | Duty cycle                     | 45   | -   | 55  | %     |                                                                   |

### Notes

86.Oscillator startup time is a performance parameter and mainly depending on the chosen external crystal and load capacitance.
87.Refer to the family-specific Architecture reference manual for more information on crystal requirements (002-25800, TRAVEO™ T2G Automotive MCU cluster 2D architecture technical reference manual).

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-29 MCWDT timeout specifications**

| Spec ID | Parameter           | Description           | Min   | Тур | Max  | Units | Details/conditions                                                                            |
|---------|---------------------|-----------------------|-------|-----|------|-------|-----------------------------------------------------------------------------------------------|
| SID410  | t <sub>MCWDT1</sub> | Minimum MCWDT timeout | 57.85 | _   | -    | μs    | When using the ILO<br>(32 kHz + 5.5%) and 16-bit MCWDT<br>counter<br>Guaranteed by design     |
| SID411  | t <sub>MCWDT2</sub> | Maximum MCWDT timeout | _     | _   | 2.12 | S     | When using the ILO<br>(32.768 kHz – 5.5%) and 16-bit<br>MCWDT counter<br>Guaranteed by design |

#### WDT timeout specifications **Table 26-30**

| Spec ID | Parameter         | Description         | Min   | Тур  | Max   | Units | Details/conditions                                                                             |
|---------|-------------------|---------------------|-------|------|-------|-------|------------------------------------------------------------------------------------------------|
| SID412  | t <sub>WDT1</sub> | Minimum WDT timeout | 57.85 | _    | _     |       | When using the ILO<br>(32 kHz + 5.5%) and 32-bit WDT<br>counter.<br>Guaranteed by design       |
| SID413  | t <sub>WDT2</sub> | Maximum WDT timeout | -     | -    | 38.53 | h     | When using the ILO<br>(32 kHz – 5.5%) and 32-bit WDT<br>counter. Guaranteed by design          |
| SID414  | t <sub>WDT3</sub> | Default WDT timeout | -     | 1000 | -     | ms    | When using the ILO and 32-bit<br>WDT counter at 0x8000 (default<br>value) Guaranteed by design |

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



# **26.11** Ethernet specifications

# Table 26-31 Ethernet specifications

| Spec ID                      | Parameter                                | Description                                                       | Min             | Тур       | Max           | Units | Details/<br>conditions                                             |
|------------------------------|------------------------------------------|-------------------------------------------------------------------|-----------------|-----------|---------------|-------|--------------------------------------------------------------------|
| Ethernet (                   | General Spec                             | ifications                                                        | <u> </u>        |           |               |       |                                                                    |
| SID364C                      | C <sub>L</sub>                           | Load capacitance                                                  | _               | -         | 25            | pF    | for all between MAC and<br>PHY for MII-IF, RMII-IF,<br>MDC/MDIO-IF |
| SID364A                      | C <sub>L</sub>                           | Load capacitance                                                  | -               | _         | 10            | pF    | for all between MAC and<br>PHY for RGMII-IF                        |
| SID368                       | f <sub>SYS</sub>                         | System clock max frequency                                        | -               | -         | 100           | MHz   | Guaranteed by design                                               |
| SID369                       | f <sub>AXI</sub>                         | AXI clock max frequency                                           | -               | -         | 200           | MHz   | Guaranteed by design                                               |
| Ethernet N                   | MII Specificat                           | tions                                                             |                 |           |               |       |                                                                    |
| Recommended<br>HSIO_STD: CFG | I/O configuration:<br>_OUT/DRIVE_SEL<1:0 | >= 0b10, CFG_IN_AUTOLVL/VTRIP_SEL<0:0                             | )>= 0b0, CFG_IN | I/VTRIP_S | EL<0:0> = 0b1 |       |                                                                    |
| SID370                       | t <sub>TXCYC</sub>                       | MII tx_clk cycle                                                  | 39.5            | 40        | 40.5          | ns    |                                                                    |
| SID371                       | t <sub>RXCYC</sub>                       | MII rx_clk cycle                                                  | 39.5            | 40        | 40.5          | ns    |                                                                    |
| SID372B                      | t <sub>SKEWT</sub>                       | MII Transmit data<br>(txd,tx_en,tx_er) valid<br>after tx_clk      | 0               | -         | 25            | ns    |                                                                    |
| SID373                       | t <sub>SUR</sub>                         | MII Receive data setup to rx_clk rising edge                      | 10              | _         | -             | ns    |                                                                    |
| SID374                       | t <sub>HOLDR</sub>                       | MII Receive data hold to rx_clk rising edge                       | 10              | _         | -             | ns    |                                                                    |
| SID375                       | f <sub>TXRX_CLK</sub>                    | MII TX/RX_CLK Clock frequency                                     | -50ppm          | 25        | +50ppm        | MHz   |                                                                    |
| SID376B                      | DUTY_TX-<br>RX_CLK                       | TX/RX_CLK Duty cycle                                              | 35              | -         | 65            | %     |                                                                    |
| SID365A                      | t <sub>RF</sub>                          | Input rise / fall time                                            | -               | -         | 2             | ns    | 20% to 80%                                                         |
| SID365E_1                    | t <sub>RFO</sub>                         | Output rise / fall time                                           | -               | -         | 6.5           | ns    | 20% to 80%                                                         |
| Ethernet F                   | RMII Specific                            | ations                                                            |                 |           |               |       |                                                                    |
| Recommended<br>HSIO_STD: CFG | I/O configuration:<br>_OUT/DRIVE_SEL<1:0 | >= 0b01, CFG_IN_AUTOLVL/VTRIP_SEL<0:0                             | )>= 0b0, CFG_IN | I/VTRIP_S | EL<0:0> = 0b1 |       |                                                                    |
| SID375A                      | f <sub>REF_CLK</sub>                     | RMII reference clock frequency (input)                            | -50ppm          | 50        | +50ppm        | MHz   |                                                                    |
| SID375B                      | f <sub>REF</sub><br>CLK_OUT              | RMII reference clock frequency (output)                           | -2%             | 50        | +2%           | MHz   |                                                                    |
| SID376C                      | DUTY_REF                                 | Duty cycle of reference clock (output)                            | 35              | -         | 65            | %     |                                                                    |
| SID377                       | t <sub>SU</sub>                          | RXD[1:0], CRS_DV, RX_ER<br>Data Setup to REF_CLK<br>rising edge.  | 4               | -         | _             | ns    |                                                                    |
| SID378                       | t <sub>HOLD</sub>                        | RXD[1:0], CRS_DV, RX_ER,<br>Data hold from REF_CLK<br>rising edge | 2               | -         | _             | ns    |                                                                    |
| SID379                       | t <sub>TXOUT</sub>                       | TXD[1:0], TX_EN Data<br>output delay from<br>REF_CLK rising edge  | 2               | _         | 14            | ns    |                                                                    |
| SID365C                      | t <sub>RF</sub>                          | Input rise / fall time                                            | -               | -         | 2             | ns    | 20% to 80%                                                         |

### Based on Arm® Cortex®-M7 dual



**Ethernet specifications** (continued) **Table 26-31** 

| Spec ID                    | Parameter                               | Description                                                       | Min           | Тур        | Max           | Units | Details/<br>conditions        |
|----------------------------|-----------------------------------------|-------------------------------------------------------------------|---------------|------------|---------------|-------|-------------------------------|
| SID365F_1                  | t <sub>RFO</sub>                        | Output rise / fall time                                           | -             | -          | 6.5           | ns    | 20% to 80%                    |
|                            | RGMII Specifi                           |                                                                   |               |            |               |       |                               |
| Recommended HSIO_STD: CFG_ | I/O configuration<br>_OUT/DRIVE_SEL<1:0 | >= 0b00, CFG_IN_AUTOLVL/VTRIP_SEL<0:0                             | >= 0b0, CFG_I | N/VTRIP_SE | EL<0:0> = 0b0 |       |                               |
| SID385                     | f <sub>CYC</sub>                        | REF_CLK, TX_CLK and RX_CLK clock frequency                        | -50<br>ppm    | 125        | +50<br>ppm    | MHz   |                               |
| SID386                     | DUTY_REF                                | Duty cycle of reference clock                                     | 45            | -          | 55            | %     |                               |
| SID385_1                   | f <sub>P_TXCRXC</sub>                   | TX(TXC)_CLK (External<br>mode) and RX(RXC)_CLK<br>clock frequency | -50<br>ppm    | 125        | +50<br>ppm    | MHz   |                               |
| SID385B                    | t <sub>P_TXCRXC</sub>                   | TX(TXC)_CLK (External<br>mode)/RX(RXC)_CLK<br>clock period        | 7.2           | 8          | 8.8           | ns    |                               |
| SID387                     | t <sub>SKEWT</sub>                      | Data to clock output skew                                         | -0.5          | -          | 0.5           | ns    |                               |
| SID388                     | t <sub>SKEWR</sub>                      | Data to clock input skew                                          | 1             | -          | 2.6           | ns    |                               |
| SID365                     | t <sub>RF</sub>                         | Rise / fall time                                                  | -             | -          | 0.75          | ns    | 20% to 80%, using<br>HSIO_STD |
| Ethernet N                 | ADIO Specific                           | cations                                                           |               |            |               | •     |                               |
| SID395                     | t <sub>MDCYC</sub>                      | MDC clock cycle                                                   | 400           | -          | _             | ns    |                               |
| SID395A                    | t <sub>HL_MDC</sub>                     | MDIO Minimum high and low times for MDC                           | 160           | _          | -             | ns    |                               |
| SID396                     | t <sub>MDIS</sub>                       | MDIO input setup time to MDC rising edge                          | 100           | _          | -             | ns    |                               |
| SID397                     | t <sub>MDIH</sub>                       | MDIO input hold time to MDC rising edge                           | 0             | _          | -             | ns    |                               |
| SID398                     | t <sub>MDIO</sub>                       | MDIO output skew from MDC rising edge                             | 10            | _          | 390           | ns    |                               |
| SID365D                    | t <sub>RF</sub>                         | Input rise / fall time                                            | -             | -          | 2             | ns    | 20% to 80%                    |
| SID365G_1                  | t <sub>RFO</sub>                        | Output MDIO rise / fall time                                      | -             | -          | 6.5           | ns    | 20% to 80%                    |

infineon



Figure 26-25 MII timing diagram



Figure 26-26 MDIO timing diagram



Figure 26-27 RMII timing diagram



Figure 26-28 RGMII Tx timing diagram

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 





Figure 26-29 **RGMII Rx timing diagram** 

#### **Minimum bus frequency requirements** 26.11.1

The following table details the required minimum operating frequencies for all possible Ethernet configurations and MAC speeds. Ethernet module uses **AXI** interface for DMA access.

**Table 26-32 Minimum AXI frequency for MAC speeds** 

| DMA bus width | MAC rate | Minimum AXI frequency |
|---------------|----------|-----------------------|
| 64            | 1 Gbps   | 65 MHz                |
| 64            | 100 Mbps | 10 MHz                |
| 64            | 10 Mbps  | 10 MHz                |

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### 26.12 Sound subsystem specifications

#### Sound subsystem specifications **Table 26-33**

| Spec ID                      | Parameter | Description | Min | Тур | Max | Units | <b>Details/conditions</b> |
|------------------------------|-----------|-------------|-----|-----|-----|-------|---------------------------|
| I <sup>2</sup> S I/O setting | gs        |             |     |     |     |       | _                         |

**Recommended I/O configuration:** 

**HSIO\_STDLN:** CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> =0b100, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0>= 0b0,

CFG\_IN/VTRIP\_SEL<0:0> = 0b1, CFG\_SLEW\_EXT/SLEW<2:0> = 0b000

GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0,

CFG\_IN/VTRIP\_SEL<0:0> = 0b1

GPIO\_ENH: CFG\_OUT/DRIVE\_SEL<1:0>=0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0>=0b0,

 $CFG_{\overline{IN}}/VTRIP_{\overline{SEL}}<0.0> = 0b1, CFG_{\overline{OUT}}/SLOW<0.0> = 0b0$ 

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0>=0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0>=0b0,

|                         | TRIP_SEL<0:0>            |                                                                                                                                                 |                            |   |                            |    |                                                                                                                                                                                                                                                      |
|-------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---|----------------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | Clock Frequen            | ,*                                                                                                                                              | Т                          | T | T                          |    |                                                                                                                                                                                                                                                      |
| SID796                  | t <sub>SCLK</sub>        | Serial clock period                                                                                                                             | 162                        | - | -                          | ns | Guaranteed by design No feature is used for low frequency I <sup>2</sup> S operation: DUT RX Master:  * RX_IF_CTL.LATE_SAMPLE = 0  * RX_IF_CTL.LATE_CAPTURE = 0b00 DUT TX Slave: No special configuration DUT RX Slave:  * RX_IF_CTL.LATE_SAMPLE = 0 |
| SID797                  | t <sub>HC</sub>          | Serial clock high time                                                                                                                          | 0.35 × t <sub>SCLK</sub>   | _ | _                          | ns | Guaranteed by design                                                                                                                                                                                                                                 |
| SID798                  | t <sub>LC</sub>          | Serial clock low time                                                                                                                           | 0.35 × t <sub>SCLK</sub>   | _ | _                          | ns | Guaranteed by design                                                                                                                                                                                                                                 |
| SID799                  | t <sub>MCLK</sub>        | Master clock period                                                                                                                             | 20                         | _ | _                          | ns | Guaranteed by design                                                                                                                                                                                                                                 |
| I <sup>2</sup> S Transı | mitter Timing            |                                                                                                                                                 | •                          | • | •                          | •  |                                                                                                                                                                                                                                                      |
| SID740                  | t <sub>DTR</sub>         | Delay from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)                                                                           | -                          | _ | 0.8 ×<br>t <sub>SCLK</sub> | ns | Guaranteed by design                                                                                                                                                                                                                                 |
| SID741                  | t <sub>HTR</sub>         | Hold from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)                                                                            | 0                          | - | -                          | ns | Guaranteed by design                                                                                                                                                                                                                                 |
| SID743                  | t <sub>HR_WS_POL_0</sub> | TX Slave: Hold on<br>TX_FSYNC (WS) after<br>the 1st edge following<br>the driving edge of<br>TX_CLK (SCK_PO-<br>LARITY = 0, half-cycle<br>hold) | 1.8                        | - | -                          | ns |                                                                                                                                                                                                                                                      |
| I <sup>2</sup> S Receiv | er Timing                | •                                                                                                                                               |                            | 1 | 1                          |    | 1                                                                                                                                                                                                                                                    |
| SID751                  | t <sub>SR</sub>          | Setup on<br>RX_SD/RX_FSYNC<br>(WS) before the<br>rising edge to<br>RX_CLK                                                                       | 0.2 ×<br>t <sub>SCLK</sub> | - | -                          | ns | Guaranteed by Design Setup time is independent from RX_IF_CTL.LATE_SAMPLE, RX_IF_CTL.LATE_CAPTURE or SCK_POLARITY setting                                                                                                                            |

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-33** Sound subsystem specifications (continued)

| Spec ID | Parameter               | Description                                                          | Min | Тур | Max | Units | Details/conditions                                                                                                                                                                                   |
|---------|-------------------------|----------------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID752A | t <sub>HR</sub>         | Hold on<br>RX_SD/RX_FSYNC<br>(WS) after the rising<br>edge to RX_CLK | 1.8 | -   | -   | ns    | Guaranteed by Design Sampling edge w.r.t driving edge of RX_SCLK: 1st edge (0.5 x t <sub>SCLK</sub> ) RX-Master: RX_IF_CTL.LATE_SAMPLE = 0, RX_IF_CTL.LATE_CAPTURE = 0b00 RX-Slave: SCK_POLARITY = 0 |
| SID753  | t <sub>SCLK_TRANS</sub> | SCLK transition timing                                               | 1   | _   | 8   | ns    | 20% to 80%                                                                                                                                                                                           |
| SID754  | t <sub>MCLK_TRANS</sub> | MCLK transition timing                                               | 1   | -   | 8   | ns    | 20% to 80%                                                                                                                                                                                           |
| SID755  | t <sub>DATA_TRANS</sub> | DATA transition timing                                               | 1   | _   | 8   | ns    | 20% to 80%                                                                                                                                                                                           |

### **TDM I/O Settings**

Recommended I/O configuration:
For serial clock above 25 MHz
HSIO\_STDLN: CFG\_DRIVE\_EXT<1:0>/DRIVE\_SEL\_EXT<2:0> = 0b011, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b1, CFG\_SLEW\_EXT/SLEW<0:0> = 0b0

For serial clock in between 12.5 MHz, and 25 MHz GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b01, CFG\_IN/VTRIP\_SEL<0:0> = 0b01, CFG\_IN/VT

For serial clock up to 25 MHz  $\texttt{HSIO\_STDLN:} \ \texttt{CFG\_DRIVE\_EXT} < \texttt{1:0>} / \texttt{DRIVE\_SEL\_EXT} < \texttt{2:0>} = \texttt{0b100}, \ \texttt{CFG\_IN\_AUTOLVL/VTRIP\_SEL} < \texttt{0:0>} = \texttt{0b0}, \ \texttt{CFG\_IN/VTRIP\_SEL} < \texttt{0:0>} = \texttt{0b1}, \ \texttt{CFG\_SLEW\_EXT/SLEW} < \texttt{0:0>} = \texttt{0b0}, \ \texttt{0.0>} = \texttt{0b1}, \ \texttt{CFG\_SLEW\_EXT/SLEW} < \texttt{0:0>} = \texttt{0b1}, \ \texttt{0.0>} = \texttt{0.0>} = \texttt{0.00}, \ \texttt{0.00} = \texttt{0.00}$ 

GPIO\_STD: CFG\_OUT/DRIVE\_SEL<1:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b1

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b1, CFG\_OUT/SLOW<0:0> = 0b0

GPIO\_SMC: CFG\_OUT/DRIVE\_SEL<1:0> = 0b01, CFG\_IN\_AUTOLVL/VTRIP\_SEL<0:0> = 0b0, CFG\_IN/VTRIP\_SEL<0:0> = 0b1

### **TDM Serial Clock**

| SID1000B | t <sub>SCLK</sub> | Serial clock period,                              | 40 | _ | _ | ns | Guaranteed by Design                                                     |
|----------|-------------------|---------------------------------------------------|----|---|---|----|--------------------------------------------------------------------------|
| 0.220002 | SCLK              | TDM[x]                                            |    |   |   |    | TX Master:                                                               |
|          |                   | (x=0 through 3)                                   |    |   |   |    | TX_IF_CTL.SCK_POLARITY = 0                                               |
|          |                   |                                                   |    |   |   |    | RX Master:<br>RX_IF_CTL.LATE_SAMPLE = 1<br>RX_IF_CTL.LATE_CAPTURE = 0b00 |
|          |                   |                                                   |    |   |   |    | TX Slave:<br>Set TX_IF_CTL.SCK_POLARITY = 1                              |
|          |                   |                                                   |    |   |   |    | RX Slave:<br>RX_IF_CTL.SCK_POLARITY= 0                                   |
|          |                   |                                                   |    |   |   |    | For TDM channels on GPIO_STD, GPIO_ENH, HSIO_STDLN, type IO-cells        |
| SID1000D | t <sub>SCLK</sub> | Serial clock period,<br>TDM[x]<br>(x=0 through 3) | 80 | _ | _ | ns | Guaranteed by Design TX Master: TX_IF_CTL.SCK_POLARITY = 0               |
|          |                   | (v i am i agri o)                                 |    |   |   |    | RX Master:<br>RX_IF_CTL.LATE_SAMPLE = 1<br>RX_IF_CTL.LATE_CAPTURE = 0b00 |
|          |                   |                                                   |    |   |   |    | TX Slave:<br>Set TX_IF_CTL.SCK_POLARITY = 1                              |
|          |                   |                                                   |    |   |   |    | RX Slave:<br>RX_IF_CTL.SCK_POLARITY = 0                                  |

### Based on Arm® Cortex®-M7 dual



**Sound subsystem specifications** (continued) **Table 26-33** 

| Spec ID   | Parameter            | Description                                                           | Min                         | Тур | Max                        | Units | Details/conditions                                                                                    |
|-----------|----------------------|-----------------------------------------------------------------------|-----------------------------|-----|----------------------------|-------|-------------------------------------------------------------------------------------------------------|
| SID1000E  | t <sub>SCLK</sub>    | Serial clock period,<br>TDM[x]<br>(x=0 through 1)                     | 20                          | -   | -                          | ns    | Guaranteed by Design TX Master: TX_IF_CTL.SCK_POLARITY = 0                                            |
|           |                      |                                                                       |                             |     |                            |       | RX Master:<br>not supported at 50MHz                                                                  |
|           |                      |                                                                       |                             |     |                            |       | TX Slave:<br>not supported at 50MHz                                                                   |
|           |                      |                                                                       |                             |     |                            |       | RX Slave:<br>not supported at 50MHz                                                                   |
|           |                      |                                                                       |                             |     |                            |       | For TDM channels on HSIO_STDLN type IO-cells                                                          |
| SID1001   | t <sub>HC</sub>      | Serial clock high time                                                | 0.35 × t <sub>SCLK</sub>    | -   | -                          | ns    | Guaranteed by design                                                                                  |
| SID1002   | t <sub>LC</sub>      | Serial clock low time                                                 | 0.35 × t <sub>SCLK</sub>    | -   | -                          | ns    | Guaranteed by design                                                                                  |
| SID1010   | t <sub>MCLK</sub>    | Master clock input period                                             | 10                          | -   | -                          | ns    | MCLK must be SCLK*2; The maximum output frequency of the TDM depends on the used I/O type.            |
| SID1002A  | t <sub>MCLK</sub>    | Master clock output period                                            | 20                          | _   | _                          | ns    | For TDM channels on HSIO_STDLN type I/Os                                                              |
| SID1002B  | t <sub>MCLK</sub>    | Master clock output period                                            | 40                          | -   | -                          | ns    | For TDM channels on GPIO_STD, GPIO_ENH type I/Os                                                      |
| SID1002C  | t <sub>MCLK</sub>    | Master clock output period                                            | 80                          | _   | -                          | ns    | For TDM channels on GPIO_SMC type I/Os                                                                |
| SID1002D  | t <sub>MCLK_IH</sub> | Master clock input high time                                          | 0.45 ×<br>t <sub>MCLK</sub> | -   | -                          | ns    |                                                                                                       |
| SID1002E  | t <sub>MCLK_IL</sub> | Master clock input low time                                           | 0.45 × t <sub>MCLK</sub>    | _   | -                          | ns    |                                                                                                       |
| SID1002F  | t <sub>MCLK_OH</sub> | Master clock output<br>high time                                      | 0.35 ×<br>t <sub>MCLK</sub> | _   | -                          | ns    | Only if internal clock source,<br>divided EXT_CLK input, or<br>EXT_CLK input on HSIO_STDLN is<br>used |
| SID1002G  | t <sub>MCLK_OL</sub> | Master clock output<br>low time                                       | 0.35 ×<br>t <sub>MCLK</sub> | -   | -                          | ns    | Only if internal clock source,<br>divided EXT_CLK input, or<br>EXT_CLK input on HSIO_STDLN is<br>used |
| TDM Trans | mit Timing           | 1                                                                     | I                           | I . | I.                         |       |                                                                                                       |
| SID1003   | t <sub>DTR</sub>     | Delay from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS) | -                           | -   | 0.8 ×<br>t <sub>SCLK</sub> | ns    | Guaranteed by design                                                                                  |
| SID1004   | t <sub>HTR</sub>     | Hold from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)  | 0                           | -   | -                          | ns    | Guaranteed by design                                                                                  |

### Based on Arm® Cortex®-M7 dual



**Sound subsystem specifications** (continued) **Table 26-33** 

| Spec ID          | Parameter                | Description                                                                                                                 | Min                        | Тур | Max                         | Units | Details/conditions                                                                                                                                                                                   |
|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|-----------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID1011          | t <sub>HR_WS_POL_0</sub> | TX Slave: Hold on TX_FSYNC (WS) after the 1st edge following the driving edge of TX_CLK (SCK_POLARITY = 0, half-cycle hold) | 1.8                        | _   | -                           | ns    |                                                                                                                                                                                                      |
| SID1012          | t <sub>HR_WS_POL_1</sub> | TX Slave: Hold on TX_FSYNC (WS) after the 2nd edge following the driving edge of TX_CLK (SCK_POLARITY = 1, zero-cycle hold) | 1.8                        | -   | -                           | ns    |                                                                                                                                                                                                      |
| TDM Receiv       | ve Timing                |                                                                                                                             |                            |     |                             |       |                                                                                                                                                                                                      |
| SID1005          | t <sub>SR</sub>          | Setup on<br>RX_SD/RX_FSYNC<br>(WS) before the 1st<br>edge following the<br>driving edge of<br>RX_CLK                        | 0.2 ×<br>t <sub>SCLK</sub> | _   | -                           | ns    | Guaranteed by Design<br>Setup time is independent from<br>RX_IF_CTL.LATE_SAMPLE,<br>RX_IF_CTL.LATE_CAPTURE and<br>SCK_POLARITY setting                                                               |
| SID1006C         | t <sub>HR</sub>          | Hold on RX_SD/RX_FSYNC (WS) after the 1st edge following the driving edge of RX_CLK                                         | 1.8                        | -   | -                           | ns    | Guaranteed by Design Sampling edge w.r.t driving edge of RX_SCLK: 1st edge (0.5 x t <sub>SCLK</sub> ) RX-Master: RX_IF_CTL.LATE_SAMPLE = 0, RX_IF_CTL.LATE_CAPTURE = 0b00 RX-Slave: SCK_POLARITY = 0 |
| SID1006D         | t <sub>HR</sub>          | Hold on<br>RX_SD/RX_FSYNC<br>(WS) after the 2nd<br>edge following the<br>driving edge of<br>RX_CLK                          | 1.8                        | -   | -                           | ns    | Guaranteed by Design Sampling edge w.r.t driving edge of RX_SCLK: 2nd edge (1 x t <sub>SCLK</sub> ) RX-Master: RX_IF_CTL.LATE_SAMPLE = 1, RX_IF_CTL.LATE_CAPTURE = 0b00 RX-Slave: SCK_POLARITY = 1   |
| SID1006E         | t <sub>HR</sub>          | Hold on<br>RX_SD/RX_FSYNC<br>(WS) after the 3rd<br>edge following the<br>driving edge of<br>RX_CLK                          | 1.8                        | _   | -                           | ns    | Guaranteed by Design Sampling edge w.r.t driving edge of RX_SCLK: 3rd edge (1.5 x t <sub>SCLK</sub> ) RX-Master: RX_IF_CTL.LATE_SAMPLE = 0, RX_IF_CTL.LATE_CAPTURE = 0b01 RX Slave: Not Applicable   |
| <b>TDM Trans</b> | ition Timing             |                                                                                                                             |                            |     |                             | _     |                                                                                                                                                                                                      |
| SID1007B         | t <sub>SCLK_TRANS</sub>  | SCLK input transition timing                                                                                                | 1                          | _   | 0.15 × t <sub>SCLK</sub>    | ns    | Guaranteed by design                                                                                                                                                                                 |
| SID1008          | t <sub>MCLK_TRANS</sub>  | MCLK input/output transition timing                                                                                         | _                          | -   | 0.15 × t <sub>SCLK</sub>    | ns    | Guaranteed by design                                                                                                                                                                                 |
| SID1009B         | t <sub>DATA_TRANS</sub>  | DATA input transition timing                                                                                                | 1                          | -   | 0.15 × t <sub>SCLK</sub>    | ns    | Guaranteed by design                                                                                                                                                                                 |
| SID1007C         | t <sub>SCLK_TRANS</sub>  | SCLK output transition timing                                                                                               | 0.1                        | -   | 0.15 x<br>t <sub>SCLK</sub> | ns    | TTL Level                                                                                                                                                                                            |
| SID1009C         | t <sub>DATA_TRANS</sub>  | DATA output transition timing                                                                                               | 0.1                        | _   | 0.15 x<br>t <sub>SCLK</sub> | ns    | TTL Level                                                                                                                                                                                            |

### Based on Arm® Cortex®-M7 dual





**Sound subsystem specifications** (continued) **Table 26-33** 

| Spec ID                            | Parameter                                                            | Description                                                 | Min                        | Тур                         | Max                         | Units            | Details/conditions                                                                                                                                 |
|------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|----------------------------|-----------------------------|-----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| (PCM) PWM                          | ĺ                                                                    |                                                             | •                          |                             |                             |                  |                                                                                                                                                    |
| GPIO_ENH: CFG_C<br>GPIO_SMC: CFG_C | OUT/DRIVE_SEL<1:0> =<br>OUT/DRIVE_SEL<1:0> =<br>OUT/DRIVE_SEL<1:0> = | : 0b01                                                      | LEW_EXT/SLE                | W<0:0> = 0b0                |                             |                  |                                                                                                                                                    |
| SID1100_1                          | t <sub>PW_1</sub>                                                    | Pulse width on<br>CH1_P, CH1_N,<br>CH2_P, CH2_N for<br>HSIO | 8                          | Т                           | Т                           | ns               | PWM clock ≤ 100 MHz, min<br>pulse width nominal<br>10 ns – 20% max distortion<br>Guaranteed by design                                              |
| SID1100_2                          | t <sub>PW_2</sub>                                                    | Pulse width on<br>CH1_P, CH1_N,<br>CH2_P, CH2_N for<br>GPIO | 20                         | I                           | I                           | ns               | PWM clock ≤ 40 MHz, min<br>pulse width nominal<br>25 ns – 20% max distortion<br>Guaranteed by design                                               |
| SID1101                            | f <sub>PWM</sub>                                                     | PWM sample frequency                                        | 15                         | -                           | 60                          | kHz              | Guaranteed by design                                                                                                                               |
| SID1110                            | t <sub>MCLK</sub>                                                    | Master clock input period                                   | 10                         | -                           | -                           | ns               | Guaranteed by design                                                                                                                               |
| SID1111                            | t <sub>MCLKI_DUTY</sub>                                              | Master clock input duty cycle                               | 40                         | -                           | 50                          | %                | Guaranteed by design                                                                                                                               |
| Sound Gen                          | erator                                                               | •                                                           | •                          | -                           |                             |                  |                                                                                                                                                    |
| GPIO_SMC: CFG_0                    | OUT/DRIVE_SEL<1:0> =<br>OUT/DRIVE_SEL<1:0> =                         | 0b01<br>: 0b01<br>VE_SEL_EXT<2:0> = 0b011, CFG_S            | LEW_EXT/SLE                | W<0:0> = 0b0                |                             |                  |                                                                                                                                                    |
| SID1102                            | f <sub>PWM</sub>                                                     | PWM sample frequency                                        | 15                         | -                           | 60                          | kHz              | Guaranteed by design                                                                                                                               |
| SID1103                            | t <sub>MCLK</sub>                                                    | Master clock input period                                   | 10                         | 1                           | 1                           | ns               | Guaranteed by design                                                                                                                               |
| SID1104                            | t <sub>MCLKI_DUTY</sub>                                              | Master clock input duty cycle                               | 40                         | 1                           | 50                          | %                | Guaranteed by design                                                                                                                               |
| AudioDAC                           |                                                                      |                                                             |                            |                             |                             |                  |                                                                                                                                                    |
| SID1300                            | f <sub>CLKDA0</sub>                                                  | System clock frequency                                      | 2.048                      | 1                           | 18.432                      | MHz              | All parameters specified $f_S = 44.1$ kHz, system clock $256 \times f_S$ and $16$ -bit data, $R_L = 20$ kΩ, $C_L = 100$ pF, unless otherwise noted |
| SID1301                            | $f_S$                                                                | Sampling clock                                              | 8                          | -                           | 48                          | kHz              |                                                                                                                                                    |
| SID1302                            | $R_L$                                                                | Analog output load resistance                               | 20                         | ı                           | ı                           | kΩ               | DAC_L, DAC_R                                                                                                                                       |
| SID1303                            | C <sub>L</sub>                                                       | Analog output load capacitance                              | _                          | ı                           | 100                         | pF               | DAC_L, DAC_R                                                                                                                                       |
| SID1304                            | C <sub>COM</sub>                                                     | Com Capacitance                                             | 2.2                        | 1                           | 10                          | μF               | C_L, C_R                                                                                                                                           |
| SID1305                            | V <sub>OUT_MAX</sub>                                                 | Analog output<br>single-end output<br>range (±full scale)   | $V_{DDA\_DAC}$             | $0.673 \times V_{DDA\_DAC}$ | $0.690 \times V_{DDA\_DAC}$ | V <sub>P-P</sub> | DAC_L, DAC_R,<br>$R_L = 20 k\Omega$ ,<br>$C_L = 100 pF$                                                                                            |
| SID1306                            | V <sub>OUT_ZERO</sub>                                                | Analog output voltage (zero)                                | $0.49 \times V_{DDA\_DAC}$ | $0.5 \times V_{DDA\_DAC}$   | $0.51 \times V_{DDA\_DAC}$  | V                | DAC_L, DAC_R                                                                                                                                       |
| SID1307                            | THD + N                                                              | THD + N (Signal to<br>Noise + Distortion<br>ratio)          | _                          | -82                         | -72                         | dB               | These values do not include the<br>noise caused by the analog<br>power supply.<br>Signal frequency: 1 kHz<br>LPF (f <sub>C</sub> : 20 kHz)         |

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



 Table 26-33
 Sound subsystem specifications (continued)

| Spec ID | Parameter           | Description                         | Min | Тур | Max | Units | Details/conditions                                                                                                                                                            |
|---------|---------------------|-------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID1308 | SNR                 | Signal to Noise ratio               | 85  | 89  | -   | dB    | These values do not include the noise caused by the analog power supply. Signal frequency: 1 kHz LPF (f <sub>C</sub> : 20 kHz) A-weighting filter                             |
| SID1309 | DR                  | Dynamic range                       | 83  | 86  | -   | dB    | These values do not include the noise caused by the analog power supply. Signal frequency: 1 kHz LPF (f <sub>C</sub> : 20 kHz) A-weighting filter                             |
| SID1310 | GAIN_MM             | Gain mismatch between channels      | -   | -   | 0.4 | dB    | Signal frequency: 1 kHz                                                                                                                                                       |
| SID1312 | CH_SEP              | Channel Separation                  | -   | 80  | _   | dB    |                                                                                                                                                                               |
| SID1313 | Z <sub>OUT</sub>    | Output impedance                    | 150 | 200 | 250 | Ω     |                                                                                                                                                                               |
| SID1314 | PSRR_50             | PSRR @ 50 Hz,<br>digital input = 0  | 1   | -35 | _   | dB    | Digital input: zero noise<br>50 Hz                                                                                                                                            |
| SID1315 | PSRR_1K             | PSRR @ 1 kHz,<br>digital input = 0  | -   | -50 | _   | dB    | Digital input: zero noise<br>1 kHz                                                                                                                                            |
| SID1316 | PSRR_20K            | PSRR @ 20 kHz,<br>digital input = 0 | -   | -40 | _   | dB    | Digital input: zero noise<br>20 kHz                                                                                                                                           |
| SID1318 | I <sub>DD</sub>     | Supply current normal operation     | -   | 2.2 | 3.2 | mA    |                                                                                                                                                                               |
| SID1319 | I <sub>DD_OFF</sub> | Supply current power-down           | _   | 1   | 100 | μА    | Typ: $T_A = 25 ^{\circ}\text{C}$ , $V_{DDA\_DAC} = 5.0 \text{V}$ , process typ (TT)<br>Max: $T_A = 105 ^{\circ}\text{C}$ , $V_{DDA\_DAC} = 5.5 \text{V}$ , process worst (FF) |
| SID1320 | t <sub>START</sub>  | Startup Time                        | _   | _   | 70  | ms    | C_L and C_R should be 2.2 μF                                                                                                                                                  |

# **26.13 CXPI specifications**

Table 26-34 CXPI specifications

| Spec ID | Parameter                 | Description                                                                                         | Min  | Тур | Max  | Units            | Details/<br>conditions                                               |
|---------|---------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|------------------|----------------------------------------------------------------------|
| SID1400 | f <sub>CLK_AHB</sub>      | CLK_PERI clock frequency                                                                            | -    | -   | 100  | MHz              | Guaranteed by<br>design,<br>AHB Interface<br>clock                   |
| SID1402 | t <sub>BIT_CONT</sub>     | Width of clock disparity against<br>the bit width t <sub>BIT_REF</sub> of nominal<br>signaling rate | -0.5 | -   | +0.5 | %                | Guaranteed by<br>design                                              |
| SID1403 | t <sub>RX_0_HI_CONT</sub> | The time that should be detected the receiving node is HIGH level.                                  | 0.02 | -   | _    | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>Guaranteed by<br>design |

Note

<sup>88.</sup> The AC spec according to CXPI controller specification is maximum 0.01 t<sub>BIT</sub>. The AC spec, according to the CXPI system specification, including transceiver or driver/receiver is maximum 0.1 t<sub>BIT</sub>.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-34 CXPI specifications** (continued)

| Spec ID | Parameter                                       | Description                                                                                                                             | Min  | Тур | Max    | Units            | Details/<br>conditions                                                                                                                            |
|---------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| SID1404 | t <sub>TX_DIF_CONT</sub>                        | Difference of width of<br>LOW-level at the constant<br>threshold that receiving node<br>should discriminate logic '1'<br>and logic '0'  | 0.05 | -   | -      | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>Guaranteed by<br>design<br>t <sub>TX_DIF_CONT</sub> =<br>t <sub>TX_0_LO</sub> - t <sub>TX_1_LO</sub> |
| SID1405 | D_CONT <sup>[88]</sup>                          | At the time of logical value '0' outputs, time from the LOW level detection of the communication bus unit falling the voltage "TH_dom". | -    | -   | 0.01   | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>CTL0.FILTER_EN<br>bit = '0',<br>Guaranteed by<br>design                                              |
| SID1406 | t <sub>TX_0_P</sub> -<br>D_CONT <sup>[88]</sup> | At the time of logical value '0' outputs, time from the LOW-level detection of the communication bus unit falling the voltage "TH_dom". | -    | -   | 0.0125 | t <sub>BIT</sub> | t <sub>BIT</sub> = 1 / f <sub>BRC</sub> ,<br>CTL0.FILTER_EN<br>bit = '1',<br>Guaranteed by<br>design                                              |
| SID1407 | t <sub>RX_0_FF_CONST</sub>                      | Delay from external serial data input pin to a flop. This is a standard to satisfy AC.11.                                               | -    | -   | 20     | ns               | Guaranteed by design                                                                                                                              |
| SID1408 | t <sub>TX_0_FF_CONST</sub>                      | Delay from a flop to external serial data output pin. This is a standard to satisfy AC.11.                                              | -    | -   | 80     | ns               | Guaranteed by design                                                                                                                              |
| SID1409 | BR                                              | Bit rate                                                                                                                                | -    | -   | 20     | kbps             |                                                                                                                                                   |
| SID1411 | OS                                              | Oversampling factor                                                                                                                     | -    | -   | 400    |                  |                                                                                                                                                   |

<sup>88.</sup> The AC spec according to CXPI controller specification is maximum 0.01 t<sub>BIT</sub>. The AC spec, according to the CXPI system specification, including transceiver or driver/receiver is maximum 0.1 t<sub>BIT</sub>.

### Based on Arm® Cortex®-M7 dual





Figure 26-1 **CXPI specifications** 

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Serial memory interface specifications** 26.14

#### **Table 26-35 xSPI** specifications

| Spec ID                                                              | Parameter                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min                                          | Max                                                              | Min                                                      | Max                                                                | Min                                        | Max                    | Units |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------|------------------------|-------|
| xSPI (JEDEC JE                                                       | SD251)                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | xSF                                          | 1333                                                             | xSF                                                      | P1266                                                              | xSI                                        | PI200                  |       |
| xSPI333: HSIO_<br>xSPI266: HSIO_<br>xSPI266: HSIO_<br>xSPI200: HSIO_ | ENH/1.8 V: CI<br>ENH/1.8 V: CI<br>ENH/1.8 V: CI<br>ENH/1.8 V: CI<br>ENH/1.8 V: CI | tion:  G_OUT2/DS_TRIM<2:0> = 0b110, CFG_SLEW_GOUT2/DS_TRIM<2:0> = 0b100, CFG_SLEW_GOUT2/DS_TRIM<2:0> = 0b100, CFG_SLEW_GOUT2/DS_TRIM<2:0> = 0b110, CFG_SLEW_GOUT2/DS_TRIM<2:0> = 0b100, CFG_SLEW_GOUT2/DS_TRIM<2:0> = 0b110, CFG_SLEW_GOUT2/DS_TRIM<2:0> = 0b100, CFG_SLEW_GOUT2/DS_TRIM<2:0 | EXT/SLEW<br>EXT/SLEW<br>EXT/SLEW<br>EXT/SLEW | <0:0> = 0b0 (<br><0:0> = 0b0 (<br><0:0> = 0b0 (<br><0:0> = 0b0 ( | single slave<br>dual slave<br>single slave<br>dual slave | e [load ≤ 7.5<br>[7.5 pF < load<br>e [load ≤ 7.5<br>[7.5 pF < load | pF])<br>d ≤ 15 pF])<br>pF])<br>d ≤ 15 pF]) |                        |       |
| SID1500                                                              | t <sub>CK</sub>                                                                   | Interface clock period (JEDEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6                                            | -                                                                | 7.5                                                      | -                                                                  | 10                                         | -                      | ns    |
| SID1500DS                                                            | t <sub>CK</sub>                                                                   | Interface clock period (JEDEC with slave DS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6.8                                          | -                                                                | 7.5                                                      | -                                                                  | 10                                         | -                      | ns    |
| SID1500CM                                                            | t <sub>CK</sub>                                                                   | Interface clock period (CMOS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6                                            | -                                                                | 7.5                                                      | -                                                                  | 10                                         | -                      | ns    |
| SID1501                                                              | t <sub>CKDCD</sub>                                                                | Allowable clock distortion <sup>[89]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -                                            | 0.05 × t <sub>CK</sub>                                           | -                                                        | 0.05 × t <sub>CK</sub>                                             | -                                          | 0.05 × t <sub>CK</sub> | ns    |
| SID1502                                                              | t <sub>CKMPW</sub>                                                                | Minimum clock pulse width (JEDEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.7                                          | -                                                                | 3.375                                                    | -                                                                  | 4.5                                        | -                      | ns    |
| SID1502DS                                                            | t <sub>CKMPW</sub>                                                                | Minimum clock pulse width (JEDEC with slave DS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.06                                         | -                                                                | 3.375                                                    | -                                                                  | 4.5                                        | -                      | ns    |
| SID1502CM                                                            | t <sub>CKMPW</sub>                                                                | Minimum clock pulse width (CMOS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.7                                          | -                                                                | 3.375                                                    | -                                                                  | 4.5                                        | -                      | ns    |
| SID1503                                                              | OUT_SR                                                                            | Output slew rate with respect to V <sub>OH</sub> /V <sub>OL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0.94                                         | -                                                                | 0.75                                                     | -                                                                  | 0.56                                       | -                      | V/ns  |
| SID1504                                                              | t <sub>OSU</sub>                                                                  | Output setup time of DS and I/O[7:0] to CK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.7                                          | -                                                                | 0.9                                                      | -                                                                  | 1.1                                        | -                      | ns    |
| SID1505                                                              | t <sub>OH</sub>                                                                   | Output hold time of DS and I/O[7:0] to CK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.7                                          | -                                                                | 0.9                                                      | -                                                                  | 1.1                                        | -                      | ns    |
| SID1506                                                              | IN_SR                                                                             | Input slew rate with respect to V <sub>IH</sub> /V <sub>IL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.94                                         | -                                                                | 0.75                                                     | -                                                                  | 0.56                                       | -                      | V/ns  |
| SID1507                                                              | t <sub>DSMPW</sub>                                                                | Input min pulse width of DS (JEDEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.46                                         | -                                                                | 3.075                                                    | -                                                                  | 4.1                                        | -                      | ns    |
| SID1507CM                                                            | t <sub>DSMPW</sub>                                                                | Input min pulse width of DS (CMOS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2.46                                         | -                                                                | 3.075                                                    | -                                                                  | 4.1                                        | -                      | ns    |
| SID1508                                                              | t <sub>RQ</sub>                                                                   | Input DS to I/O[7:0] valid time (JEDEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                                            | 0.54                                                             | -                                                        | 0.675                                                              | -                                          | 0.9                    | ns    |
| SID1508CM                                                            | t <sub>RQ</sub>                                                                   | Input DS to I/O[7:0] valid time (CMOS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                            | 0.51                                                             | -                                                        | 0.675                                                              | -                                          | 0.9                    | ns    |
| SID1509                                                              | t <sub>RQH</sub>                                                                  | Input I/O[7:0] invalid to DS time (JEDEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                            | 0.54                                                             | -                                                        | 0.675                                                              | -                                          | 0.9                    | ns    |
| SID1509CM                                                            | t <sub>RQH</sub>                                                                  | Input I/O[7:0] invalid to DS time (CMOS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                            | 0.51                                                             | -                                                        | 0.675                                                              | -                                          | 0.9                    | ns    |
| SID1511                                                              | t <sub>CKLCSL</sub>                                                               | CK LOW to CS LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4.8                                          | -                                                                | 6                                                        | -                                                                  | 8                                          | -                      | ns    |
| SID1512                                                              | t <sub>CSLCKH</sub>                                                               | CS LOW to CK HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4.8                                          | -                                                                | 6                                                        | -                                                                  | 8                                          | -                      | ns    |
| SID1513                                                              | t <sub>CKLCSH</sub>                                                               | CK LOW to CS HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4.8                                          | -                                                                | 6                                                        | -                                                                  | 8                                          | -                      | ns    |
| SID1514                                                              | t <sub>CSHCKH</sub>                                                               | CS HIGH to CK HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4.8                                          | -                                                                | 6                                                        | -                                                                  | 8                                          | -                      | ns    |
| SID1515                                                              | t <sub>DSLCSH</sub>                                                               | DS LOW to CS HIGH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4.8                                          | -                                                                | 6                                                        | -                                                                  | 8                                          | -                      | ns    |
| SID1516                                                              | t <sub>CSHDST</sub>                                                               | CS HIGH to DS High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                            | 6                                                                | -                                                        | 7.5                                                                | -                                          | 10                     | ns    |
| SID1517                                                              | t <sub>CSLDSL</sub>                                                               | CS LOW to DS LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                            | -                                                                | 0                                                        | -                                                                  | 0                                          | -                      | ns    |
| SID1518                                                              | t <sub>DSTCSL</sub>                                                               | DS High-Z to CS LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                            | -                                                                | 0                                                        | -                                                                  | 0                                          | -                      | ns    |

**Note** 89. PLL#400 with SSCG = 0, fractional divider = off.

**Electrical specifications** 



**Table 26-36** xSPI (JEDEC JESD251) Tap/DLL setting requirement

| Feature                                                                                                                                           |   | xSPI333  |          | xSPI266  |          | xSPI200  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|----------|----------|----------|----------|--|
|                                                                                                                                                   |   | Rx (SDL) | Tx (MDL) | Rx (SDL) | Tx (MDL) | Rx (SDL) |  |
| Delay Tap Setting for SMIF0 (Tx (MDL): SMIF_CORE_CTL2:MDL_TAP_SEL Rx (SDL): SMIF_CORE_DEVICE_RX_CAPTURE_CONFIG:NEG_SDL_TAP_SEL / POS_SDL_TAP_SEL) |   | 0        | 6        | 1        | 6        | 2        |  |
| Delay Tap Setting for SMIF1 (Tx (MDL): SMIF_CORE_CTL2:MDL_TAP_SEL Rx (SDL): SMIF_CORE_DEVICE_RX_CAPTURE_CONFIG:NEG_SDL_TAP_SEL/ POS_SDL_TAP_SEL)  |   | 0        | 6        | 1        | 6        | 2        |  |
| DLL Speed Mode (SMIF_CORE_CTL2:DLL_SPEED_MODE)                                                                                                    | 2 |          | 1        |          | 1        |          |  |

Input, output supported voltage reference levels **Table 26-37** 

| Cianal .         | Supported modes for voltage reference levels |                                                                       |                     |  |  |  |
|------------------|----------------------------------------------|-----------------------------------------------------------------------|---------------------|--|--|--|
| Signal           | CMOS                                         | JEDEC                                                                 | JEDEC with slave DS |  |  |  |
| Clock            | $V_T = (50\% \times V_{DDIO\_SMIF})$         |                                                                       |                     |  |  |  |
| RWDS (output)    | V <sub>T</sub> = (50% × V                    | V <sub>OH</sub> /V <sub>OL</sub> = 70% / 30% × V <sub>DDIO_SMIF</sub> |                     |  |  |  |
| DQ[7:0] (output) | $V_T = (50\% \times V_{DDIO\_SMIF})$         | V <sub>OH</sub> /V <sub>OL</sub> = 70% / 30% × V <sub>DDIO_SMIF</sub> |                     |  |  |  |
| RWDS (input)     |                                              | $V_T = (50\% \times V_{DDIO\_SMIF})$                                  | )                   |  |  |  |
| DQ[7:0] (input)  | $V_T = (50\% \times V_{DDIO\_SMIF})$         | V <sub>IH</sub> /V <sub>IL</sub> = 70% / 30% × V <sub>DDIO_SMIF</sub> |                     |  |  |  |

### **Notes**

- One of the modes ("CMOS", "JEDEC" or "JEDEC with slave DS") needs to be selected depending on the requirements of the actual
- Some parameters may be available and listed separately for the individual modes. The corresponding mode will be mentioned in the parameter description.
- Parameters without explicit mode description (e.g. t<sub>OSU</sub>) are applicable for all modes but the voltage reference level as per the table still
- If a parameter exists for "JEDEC" but not for "JEDEC with slave DS", the "JEDEC" parameter also applies to "JEDEC with slave DS" (e.g. t<sub>RO</sub>).



Figure 26-2 xSPI master data input timing reference level (JEDEC)

infineon



Figure 26-3 xSPI master data output timing reference level (JEDEC)



Figure 26-4 xSPI clock to chip select timing diagram



Figure 26-5 xSPI data strobe to chip select timing diagram

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Table 26-38 SMIF** specifications

Details/ Spec ID **Parameter** Description Min Typ Max Units conditions

### **Standard SPI SDR**

Recommended configuration:
HSIO\_ENH/1.8V I/O: CFG\_OUT2/DS\_TRIM<2:0 = 0b110, CFG\_SLEW\_EXT/SLEW<0:0> = 0b0
SMIF\_CORE\_CTL2:TX\_SDR\_EXTRA\_SETUP = 1

DLL Tap settings for SMIF0/1:
SMIF\_CORE\_CTL2:MDL\_TAP\_SEL = 12
Following DLL Tap settings have to be used if DLP is not used:
SMIF\_CORE\_DEVICE\_RX\_CAPTURE\_CONFIG:NEG\_SDL\_TAP\_SEL / POS\_SDL\_TAP\_SEL = 8 All timings aligned with respect to  $V_T = (50\% \times V_{DDIO\_SMIF})$ .

| SID1600 <sup>[90]</sup> | t <sub>CK</sub>   | Interface clock period                                              | 6                            | _ | 100                       | ns | 15-pF output loads, at<br>1.8 V<br>160 MHz ≤ f <sub>DLL</sub> ≤ 333 MHz                                        |
|-------------------------|-------------------|---------------------------------------------------------------------|------------------------------|---|---------------------------|----|----------------------------------------------------------------------------------------------------------------|
| SID1601                 | t <sub>CKPW</sub> | Clock pulse width                                                   | 0.45 ×<br>t <sub>CK</sub>    | - | 0.55<br>× t <sub>CK</sub> | ns | 15-pF output loads                                                                                             |
| SID1602_HS              | t <sub>CSS</sub>  | CS# active setup to CK<br>(f <sub>CK</sub> > 50 MHz)                | 4                            | - | _                         | ns | 15-pF output loads,<br>f <sub>CK</sub> > 50 MHz<br>Guaranteed by design                                        |
| SID1602_LS              | t <sub>CSS</sub>  | CS# active setup to CK<br>(f <sub>CK</sub> ≤ 50 MHz)                | 5                            | - | -                         | ns | 15-pF output loads,<br>f <sub>CK</sub> ≤ 50 MHz<br>Guaranteed by design                                        |
| SID1603                 | t <sub>CSH0</sub> | CS# active hold to CK<br>(mode 0)                                   | 4                            | - | -                         | ns | 15-pF output loads<br>Guaranteed by design                                                                     |
| SID1604                 | t <sub>CSH3</sub> | CS# active hold to CK (mode 3)                                      | 6                            | - | -                         | ns | 15-pF output loads<br>Guaranteed by design                                                                     |
| SID1605 <sup>[91]</sup> | t <sub>osu</sub>  | Output setup time of DQ[7:0] to CK high (f <sub>CK</sub> = 166 MHz) | 2.1                          | - | -                         | ns | 15-pF output loads,<br>using 1.8 V                                                                             |
| SID1606 <sup>[92]</sup> | t <sub>OH</sub>   | Output hold time of DQ[7:0] to CK high (f <sub>CK</sub> = 166 MHz)  | 2.1                          | - | -                         | ns | 15-pF output loads, using 1.8 V                                                                                |
| SID1607                 | t <sub>IN_V</sub> | CK low to DQ[7:0] input valid time                                  | 1                            | - | 6.7                       | ns | Only valid in DLP mode                                                                                         |
| SID1607B                | t <sub>ISU</sub>  | DQ[7:0] input setup time                                            | t <sub>CK</sub> /4 –<br>0.25 | _ | -                         | ns | Only valid in non-DLP mode                                                                                     |
|                         |                   |                                                                     |                              |   |                           |    | 160 MHz ≤ f <sub>DLL</sub> ≤ 333 MHz<br>80 MHz ≤ f <sub>CK</sub> ≤ 166 MHz                                     |
|                         |                   |                                                                     |                              |   |                           |    | SMIF0_COREx-<br>_CTL2.CLKOUT_DIV = 0b00<br>(divide by 2)<br>Reference CK edge: Fall<br>(pos edge capture mode) |

<sup>90.</sup>Ensure to explicitly configure PLL#400 in Integer mode with "SSCG = OFF", "Fractional = OFF".
91.For other frequencies: t<sub>OSU</sub> = (13/16 × t<sub>DLL</sub>) – 0.3 ns, t<sub>DLL</sub> is the clock period of the input clock of the DLL.
92.For other frequencies: t<sub>OH</sub> = (13/16 × t<sub>DLL</sub>) – 0.3 ns, t<sub>DLL</sub> is the clock period of the input clock of the DLL.
93.For t<sub>OH</sub> timing between 80 MHz and 100 MHz, use following formula: t<sub>OH</sub> = 2.8 - 0.015 × f<sub>CK</sub>, where f<sub>CK</sub> is the memory clock frequency in MHz, and t<sub>OH</sub> is hold time in ns.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-38** SMIF specifications (continued)

| Spec ID  | Parameter        | Description                      | Min                                                                    | Тур | Max | Units | Details/<br>conditions                                                                                                                                                                                 |
|----------|------------------|----------------------------------|------------------------------------------------------------------------|-----|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID1607C | t <sub>ISU</sub> | DQ[7:0] input setup time         | t <sub>CK</sub> /2                                                     | -   | -   | ns    | Only valid in non-DLP mode                                                                                                                                                                             |
| SID1608  | t <sub>IH</sub>  | DQ[7:0] input hold time          | 1.5                                                                    | -   | _   | ns    | Only valid in non-DLP mode  200 MHz < f <sub>DLL</sub> ≤ 333 MHz 100 MHz < f <sub>CK</sub> ≤ 166 MHz  SMIF0_CORExCTL2.CLKOUT_DIV = 0b00 (divide by 2)  Reference CK edge: Fall (pos edge capture mode) |
| SID1608A | t <sub>IH</sub>  | DQ[7:0] input hold time          | 1                                                                      | -   |     | ns    | Only valid in non-DLP mode  160 MHz ≤ f <sub>DLL</sub> ≤ 200 MHz 80 MHz ≤ f <sub>CK</sub> ≤ 100 MHz  SMIF0_CORExCTL2.CLKOUT_DIV = 0b00 (divide by 2) Reference CK edge: Fall (pos edge capture mode)   |
| SID1608C | t <sub>IH</sub>  | DQ[7:0] input hold time          | 0                                                                      | -   | -   | ns    | Only valid in non-DLP mode                                                                                                                                                                             |
| SID1609A | t <sub>RDV</sub> | Input data valid time of DQ[7:0] | (t <sub>CK</sub> -<br>t <sub>INV</sub> ),<br>but at<br>least<br>3.8 ns | _   | _   | ns    | Only valid in DLP mode                                                                                                                                                                                 |
| SID1610  | t <sub>CS</sub>  | CS# HIGH time (Read)             | 10                                                                     | -   | -   | ns    | 15-pF output loads<br>Guaranteed by design                                                                                                                                                             |

### Note

<sup>90.</sup> Ensure to explicitly configure PLL#400 in Integer mode with "SSCG = OFF", "Fractional = OFF".

<sup>91.</sup> For other frequencies:  $t_{OSU} = (13/16 \times t_{DLL}) - 0.3$  ns,  $t_{DLL}$  is the clock period of the input clock of the DLL.
92. For other frequencies:  $t_{OH} = (13/16 \times t_{DLL}) - 0.3$  ns,  $t_{DLL}$  is the clock period of the input clock of the DLL.
93. For  $t_{OH}$  timing between 80 MHz and 100 MHz, use following formula:  $t_{OH} = 2.8 - 0.015 \times f_{CK}$ , where  $f_{CK}$  is the memory clock frequency in MHz, and  $t_{OH}$  is hold time in ns.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-38 SMIF specifications** (continued)

| Spec ID  | Parameter        | Description                                                                                             | Min   | Тур | Мах | Units | Details/<br>conditions                     |
|----------|------------------|---------------------------------------------------------------------------------------------------------|-------|-----|-----|-------|--------------------------------------------|
| SID1610A | t <sub>CS</sub>  | CS# High time (Read when<br>Reset feature and Quad mode<br>are both enabled and aborted<br>transaction) | 20    | _   | _   | ns    | 15-pF output loads<br>Guaranteed by design |
| SID1610B | t <sub>CS</sub>  | CS# High time (Program /<br>Erase)                                                                      | 50    | -   | _   | ns    | 15-pF output loads<br>Guaranteed by design |
| SID1611  | t <sub>DIS</sub> | CS# inactive to output disable                                                                          | _     | -   | 8   | ns    | 15-pF output loads                         |
| SID1612  | IN_SR            | Input slew rate with respect to $V_{IH}/V_{IL}$                                                         | 1.125 | -   | _   | V/ns  | _                                          |

### **Standard SPI DDR**

Recommended I/O configuration: HSIO\_ENH/1.8V: CFG\_OUT2/DS\_TRIM<2:0 = 0b110, CFG\_SLEW\_EXT/SLEW<0:0> = 0b0

**DLL Tap settings for SMIF0/1:** SMIF\_CORE\_CTL2:MDL\_TAP\_SEL = 6, DLP mode has to be used

All timings aligned with respect to  $V_T = (50\% \times V_{DDIO~SMIF})$ .

| SID1700 <sup>[90]</sup> | t <sub>CK</sub>   | Interface clock period                                             | 10                        | - | 12.5                      | ns | 15-pF output loads                                                      |
|-------------------------|-------------------|--------------------------------------------------------------------|---------------------------|---|---------------------------|----|-------------------------------------------------------------------------|
|                         |                   |                                                                    |                           |   |                           |    | 160 MHz ≤ f <sub>DLL</sub> ≤ 200 MHz                                    |
|                         |                   |                                                                    |                           |   |                           |    | SMIF0_COREx-<br>_CTL2.CLKOUT_DIV = 0b00<br>(divide by 2)                |
| SID1701                 | t <sub>CKPW</sub> | Clock pulse width                                                  | 0.45 ×<br>t <sub>CK</sub> | - | 0.55<br>× t <sub>CK</sub> | ns | 15-pF output loads                                                      |
| SID1702_HS              | t <sub>CSS</sub>  | CS# active setup to CK<br>(f <sub>CK</sub> > 50 MHz)               | 4                         | - | -                         | ns | 15-pF output loads,<br>f <sub>CK</sub> > 50 MHz<br>Guaranteed by design |
| SID1702_LS              | t <sub>CSS</sub>  | CS# active setup to CK<br>(f <sub>CK</sub> ≤ 50 MHz)               | 5                         | - | -                         | ns | 15-pF output loads,<br>f <sub>CK</sub> ≤ 50 MHz<br>Guaranteed by design |
| SID1703                 | t <sub>CSH0</sub> | CS# active hold to CK (mode 0)                                     | 4                         | - | -                         | ns | 15-pF output loads<br>Guaranteed by design                              |
| SID1705                 | t <sub>OSU</sub>  | Output setup time of DQ[7:0] to CK edge                            | 2.1                       | _ | _                         | ns | 15-pF output loads                                                      |
| SID1706 <sup>[93]</sup> | t <sub>OH</sub>   | Output hold time of DQ[7:0] to CK edge (f <sub>CK</sub> = 100 MHz) | 1.3                       | - | -                         | ns | 15-pF output loads                                                      |
| SID1706B                | t <sub>OH</sub>   | Output hold time of DQ[7:0] to CK edge (f <sub>CK</sub> = 80 MHz)  | 1.6                       | - | -                         | ns | 15-pF output loads                                                      |
| SID1707                 | t <sub>IN_V</sub> | CK edge to DQ[7:0] input valid time                                | 1                         | - | 6.7                       | ns | -                                                                       |
| SID1709                 | t <sub>RDV</sub>  | Input data valid time of DQ[7:0]                                   | 2.9                       | _ | -                         | ns | -                                                                       |
| SID1710                 | t <sub>CS</sub>   | CS# High time (Read)                                               | 10                        | - | -                         | ns | 15-pF output loads<br>Guaranteed by design                              |

<sup>90.</sup>Ensure to explicitly configure PLL#400 in Integer mode with "SSCG = OFF", "Fractional = OFF".

91.For other frequencies: t<sub>OSU</sub> = (13/16 × t<sub>DLL</sub>) – 0.3 ns, t<sub>DLL</sub> is the clock period of the input clock of the DLL.

92.For other frequencies: t<sub>OH</sub> = (13/16 × t<sub>DLL</sub>) – 0.3 ns, t<sub>DLL</sub> is the clock period of the input clock of the DLL.

93.For t<sub>OH</sub> timing between 80 MHz and 100 MHz, use following formula: t<sub>OH</sub> = 2.8 - 0.015 × f<sub>CK</sub>, where f<sub>CK</sub> is the memory clock frequency in MHz, and t<sub>OH</sub> is hold time in ns.

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



**Table 26-38 SMIF specifications** (continued)

| Spec ID  | Parameter        | Description                                                                                             | Min   | Тур | Мах | Units | Details/<br>conditions                     |
|----------|------------------|---------------------------------------------------------------------------------------------------------|-------|-----|-----|-------|--------------------------------------------|
| SID1710A | t <sub>CS</sub>  | CS# High time (Read when<br>Reset feature and Quad mode<br>are both enabled and aborted<br>transaction) | 20    | _   | -   | ns    | 15-pF output loads<br>Guaranteed by design |
| SID1710B | t <sub>CS</sub>  | CS# High time (Program/Erase)                                                                           | 50    | -   | _   | ns    | 15-pF output loads<br>Guaranteed by design |
| SID1711  | t <sub>DIS</sub> | CS# inactive to output disable                                                                          | -     | _   | 8   | ns    | 15-pF output loads                         |
| SID1712  | IN_SR            | Input slew rate with respect to $V_{IH}/V_{IL}$                                                         | 1.125 | -   | _   | V/ns  | _                                          |

#### Note

90.Ensure to explicitly configure PLL#400 in Integer mode with "SSCG = OFF", "Fractional = OFF".

91.For other frequencies: t<sub>OSU</sub> = (13/16 × t<sub>DLL</sub>) – 0.3 ns, t<sub>DLL</sub> is the clock period of the input clock of the DLL.

92.For other frequencies: t<sub>OH</sub> = (13/16 × t<sub>DLL</sub>) – 0.3 ns, t<sub>DLL</sub> is the clock period of the input clock of the DLL.

93.For t<sub>OH</sub> timing between 80 MHz and 100 MHz, use following formula: t<sub>OH</sub> = 2.8 - 0.015 × f<sub>CK</sub>, where f<sub>CK</sub> is the memory clock frequency in MHz, and t<sub>OH</sub> is hold time in ns.



Figure 26-6 SDR write and read timing diagram

### Based on Arm® Cortex®-M7 dual

**(infineon** 



Figure 26-7 DDR write and read timing diagram

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



#### **Graphics subsystem specifications** 26.15

#### **Graphics specifications Table 26-39**

| Spec ID                      | Parameter                                               | Description                                                              | Min                           | Тур      | Max                           | Units    | Details/Conditions                                                                                                                                          |
|------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|----------|-------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>-</u>                     | put - TTL Mode                                          | 2000                                                                     | ******                        | .,,,,    | 1                             | 1        |                                                                                                                                                             |
| Recomm<br>HSIO_ST<br>HSIO_ST | ended I/O confi<br>D: CFG_OUT/DRI<br>DLN: CFG_DRIVE     | VE_SEL<1:0> = 0b01<br>E_EXT<1:0>/DRIVE_SEL_EXT<2:                        |                               |          |                               |          |                                                                                                                                                             |
|                              |                                                         | FLL, PLL200 and PLL400 in ope                                            |                               | node Int | eger, SSO                     | CG and   |                                                                                                                                                             |
| SID866A                      | t <sub>DC1CYC</sub>                                     | Clock Cycle                                                              | 12.5                          | -        | -                             | ns       | TTL_DSP1_CLOCK,<br>C <sub>L</sub> = 15 pF                                                                                                                   |
| SID873A                      | t <sub>DC1CKPW</sub>                                    | Clock pulse width                                                        | 0.40 ×<br>t <sub>DC1CYC</sub> | -        | 0.60 ×<br>t <sub>DC1CYC</sub> | ns       | TTL_DSP1_CLOCK pulse width, C <sub>L</sub> = 15 pF                                                                                                          |
| SID868A                      | t <sub>DC1S</sub>                                       | Data/Control output to TTL_D-<br>SP1_CLOCK time                          | 4                             | -        | -                             | ns       | $ \begin{array}{l} TTL\_DSP1\_DATA\_A0[11-0] \\ TTL\_DSP1\_DATA\_A1[11-0] \\ TTL\_DSP1\_CONTROL[11-0] \\ (TCON for FPD-Link) \\ C_L = 15 \ pF \end{array} $ |
| SID869A                      | t <sub>DC1H</sub>                                       | TTL_DSP1_CLOCK to Data/Control valid time                                | 2.5                           | _        | _                             | ns       | $ \begin{array}{l} TTL\_DSP1\_DATA\_A0[11-0] \\ TTL\_DSP1\_DATA\_A1[11-0] \\ TTL\_DSP1\_CONTROL[11-0] \\ (TCON for FPD-Link) \\ C_L=15 \ pF \end{array} $   |
| SID890                       | t <sub>DSP0_CON-</sub><br>TROL_SKEW                     | TTL_DSP0_CONTROL skew                                                    | -                             | -        | 4                             | ns       | Skew between signals<br>TTL_DSP0_CONTROL[11-3]<br>C <sub>L</sub> = 15 pF                                                                                    |
| Display Ca                   | •                                                       |                                                                          |                               |          |                               |          |                                                                                                                                                             |
| Recommende<br>CFG_IN_AUTO    | ed I/O configuration:<br>LVL/VTRIP_SEL<0:0>= 0b0        | , CFG_IN/VTRIP_SEL<0:0> = 0b0                                            |                               |          |                               |          |                                                                                                                                                             |
| SID875                       | t <sub>CAPOCYC</sub>                                    | Display capture Clock Cycle                                              | 12.5                          | -        | -                             | ns       | TTL_CAP0_CLK (HSIO)                                                                                                                                         |
| SID876                       | t <sub>CAPOSU</sub>                                     | Display capture data setup time                                          | 1.9                           | _        | _                             | ns       | TTL_CAP0_DATA[35-0]<br>(HSIO)                                                                                                                               |
| SID877                       | t <sub>CAP0HD</sub>                                     | Display capture data hold time                                           | 2.7                           | -        | -                             | ns       | TTL_CAP0_DATA[35-0]<br>(HSIO)                                                                                                                               |
| FPD-Link                     | I                                                       | 1                                                                        | <u> </u>                      | <u> </u> | 1                             | <u> </u> | 1                                                                                                                                                           |
| FPD-Link shou                | ıld be used with PLL200 or<br>given with PLL200 or PLL4 | PLL400 in Integer mode.<br>00 with SSCG = OFF, Fractional divider = OFF. |                               |          |                               |          |                                                                                                                                                             |
| SID880                       | I <sub>VDDA</sub>                                       | Total analog supply current in TX mode                                   | _                             | _        | 30                            | mA       | -                                                                                                                                                           |
| SID881                       | I <sub>VDDPLL</sub>                                     | Total PLL supply current in TX mode                                      | -                             | -        | 4                             | mA       | -                                                                                                                                                           |
| SID881B                      | I <sub>VDDHA</sub>                                      | Total I/O (LVDS driver) supply current in TX mode                        | I                             | -        | 91                            | mA       | -                                                                                                                                                           |
| SID882                       | I <sub>VDDA_DPIX</sub>                                  | Total analog supply current in<br>Dual-Pixel mode                        | ı                             | -        | 60                            | mA       | -                                                                                                                                                           |
| SID883                       | I <sub>VDDPLL_DPIX</sub>                                | Total PLL supply current in<br>Dual-Pixel mode                           | -                             | -        | 4                             | mA       | -                                                                                                                                                           |
| SID883B                      | I <sub>VDDHA_DPIX</sub>                                 | Total I/O (LVDS driver) supply current in Dual-Pixel mode                | ı                             | _        | 182                           | mA       | -                                                                                                                                                           |
| SID884                       | I <sub>VDDA_PD</sub>                                    | Total analog supply current in Power-Down mode                           | -                             | 4        | 300                           | μΑ       | Typ: T <sub>A</sub> = 25°C, V <sub>DDA_FPD</sub> = 1.15 V, process typ (TT) Max: T <sub>A</sub> = 105°C, V <sub>DDA_FPD</sub> = 1.21 V, process worst (FF)  |
| SID884_1                     | I <sub>VDDA_PD_1</sub>                                  | Total analog supply current in Power-Down mode (room temp)               | -                             | _        | 5                             | μΑ       | Max: T <sub>A</sub> = 25°C, V <sub>DDA_FPD</sub> =<br>1.15 V (max VREG),<br>process worst (FF)                                                              |
| SID884_2                     | I <sub>VDDA_PD_2</sub>                                  | Total analog supply current in<br>Power-Down mode                        | ı                             | -        | 40                            | μА       | Max: T <sub>A</sub> = 85°C, V <sub>DDA_FPD</sub> = 1.15 V (max VREG), process worst (FF)                                                                    |

### Based on Arm® Cortex®-M7 dual



**Graphics specifications** (continued) **Table 26-39** 

| Spec ID   | Parameter                | Description                                                                                                     | Min    | Тур  | Max   | Units   | Details/Conditions                                                                                                                                                            |
|-----------|--------------------------|-----------------------------------------------------------------------------------------------------------------|--------|------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID885    |                          | Total PLL supply current in<br>Power-Down mode                                                                  | -      | 3    | 200   | μА      | Typ: $T_A = 25$ °C, $V_{DDPLL\_FPD} = 1.15$ V, process typ (TT)<br>Max: $T_A = 105$ °C, $V_{DDPLL\_FPD} = 1.21$ V, process worst (FF)                                         |
| SID885_1  | I <sub>VDDPLL_PD_1</sub> | Total PLL supply current in<br>Power-Down mode (room temp)                                                      | -      | -    | 4     | μΑ      | Max: T <sub>A</sub> = 25°C, V <sub>DDPLL_FPD</sub> = 1.15 V (max VREG), process worst (FF)                                                                                    |
| SID885_2  | I <sub>VDDPLL_PD_2</sub> | Total PLL supply current in<br>Power-Down mode                                                                  | -      | -    | 25    | μА      | Max: T <sub>A</sub> = 85°C, V <sub>DDPLL_FPD</sub> = 1.15 V (max VREG), process worst (FF)                                                                                    |
| SID885B   | I <sub>VDDHA_PD</sub>    | Total I/O (LVDS driver) supply<br>current in Power-Down mode                                                    | -      | 0.5  | 50    | μА      | Typ: $T_A = 25^{\circ}\text{C}$ , $V_{DDHA\ FPD} = 3.3 \text{ V}$ , process typ (TT)  Max: $T_A = 105^{\circ}\text{C}$ , $V_{DDHA\ FPD} = 3.6 \text{ V}$ , process worst (FF) |
| SID885B_1 | I <sub>VDDHA_PD_1</sub>  | Total I/O (LVDS driver) supply<br>current in Power-Down mode<br>(room temp)                                     | -      | -    | 1     | μА      | Max: T <sub>A</sub> = 25°C, V <sub>DDHA_FPD</sub> = 3.6 V (max VREG), process worst (FF)                                                                                      |
| SID885B_2 | I <sub>VDDHA_PD_2</sub>  | Total I/O (LVDS driver) supply current in Power-Down mode                                                       | -      | -    | 12    | μА      | Max: T <sub>A</sub> = 85°C, V <sub>DDHA_FPD</sub> = 3.6 V (max VREG), process worst (FF)                                                                                      |
| SID895    | V <sub>OD</sub>          | Steady-state magnitude of the differential output voltage                                                       | 247    | 350  | 454   | mV      | -                                                                                                                                                                             |
| SID896    | $V_{\Delta VOD\_M}$      | Variation of signal swing voltage between drivers                                                               | -      | -    | 25    | mV      | _                                                                                                                                                                             |
| SID897    | V <sub>CM</sub>          | Output Common-mode voltage                                                                                      | 1.125  | 1.25 | 1.375 | V       | -                                                                                                                                                                             |
| SID898    | $V_{\Delta VCM\_M}$      | Delta in Common-mode voltage between drivers                                                                    | -      | -    | 25    | mV      | _                                                                                                                                                                             |
| SID899A   | I <sub>SA</sub>          | Magnitude of current flowing through output terminal P when the output terminals are short-circuited to ground. | -      | ı    | 24    | mA      | See Figure 6 of<br>"TIA/EIA-644-A"<br>specifications.                                                                                                                         |
| SID899B   | I <sub>SB</sub>          | Magnitude of current flowing through output terminal M when the output terminals are short-circuited to ground. | -      | -    | 24    | mA      | See Figure 6 of<br>"TIA/EIA-644-A"<br>specifications.                                                                                                                         |
| SID899C   | l <sub>os</sub>          | Magnitude of current flowing through the output terminals when they are short-circuited to each other.          | -      | I    | 12    | mA      | See Figure 7 of<br>"TIA/EIA-644-A"<br>specifications.                                                                                                                         |
| SID900    | t <sub>WAKE</sub>        | Wakeup time                                                                                                     | -      | ı    | 1.2   | ms      | _                                                                                                                                                                             |
| SID901    | t <sub>PDD</sub>         | Power down delay time                                                                                           | -      | _    | 100   | μs      | Guaranteed by design                                                                                                                                                          |
| SID902    | f <sub>PX</sub>          | Configured pixel clock frequency                                                                                | 7      | ı    | 110   | MHz     | Guaranteed by design                                                                                                                                                          |
| SID903    | f <sub>PX110</sub>       | Output clock frequency (110 MHz)                                                                                | 103.7  | 110  | 116.3 | MHz     | When transmitting an alternating 0/1 bit pattern                                                                                                                              |
| SID904    | f <sub>PX55</sub>        | Output clock frequency (55 MHz)                                                                                 | 52.35  | 55   | 57.65 | MHz     | When transmitting an alternating 0/1 bit pattern                                                                                                                              |
| SID905    | f <sub>PX28</sub>        | Output clock frequency (28 MHz)                                                                                 | 26.66  | 28   | 29.34 | MHz     | When transmitting an alternating 0/1 bit pattern                                                                                                                              |
| SID906    | f <sub>PX14</sub>        | Output clock frequency (14 MHz)                                                                                 | 13.28  | 14   | 14.72 | MHz     | When transmitting an alternating 0/1 bit pattern                                                                                                                              |
| SID907    | f <sub>PX7</sub>         | Output clock frequency (7 MHz)                                                                                  | 6.59   | 7    | 7.41  | MHz     | When transmitting an alternating 0/1 bit pattern                                                                                                                              |
| SID908    | GAIN_JIT_LVDS            | Gain region max long-term total jitter                                                                          | -      | -    | 0.32  | UI2 p-p | _                                                                                                                                                                             |
| SID909    | ATTEN_JIT_LVDS           | Attenuation region long-term total jitter                                                                       | -      | -    | 0.34  | UI2 p-p | -                                                                                                                                                                             |
| SID910    | C2C_JIT                  | Cycle-to-cycle jitter                                                                                           | -      | -    | 0.11  | UI      | -                                                                                                                                                                             |
| SID911    | t <sub>CSK</sub>         | Channel-to-channel skew of driver outputs                                                                       | -      | -    | 100   | ps      | -                                                                                                                                                                             |
| SID913    | TPPos0                   | Transmit Pulse Position Offset 0                                                                                | -0.168 | 0    | 0.168 | ns      | _                                                                                                                                                                             |

### Based on Arm® Cortex®-M7 dual



**Graphics specifications** (continued) **Table 26-39** 

| Spec ID   | Parameter                | Description                                                                                                                     | Min                | Тур    | Max                | Units | Details/Conditions                                                                                                                                                                                                      |
|-----------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|--------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID914    | TPPos1                   | Transmit Pulse Position Offset 1                                                                                                | T / 7 -<br>TPPos0  | T / 7  | T / 7 +<br>TPPos0  | ns    | -                                                                                                                                                                                                                       |
| SID915    | TPPos2                   | Transmit Pulse Position Offset 2                                                                                                | 2T / 7 –<br>TPPos0 | 2T / 7 | T / 7 +<br>TPPos0  | ns    | -                                                                                                                                                                                                                       |
| SID916    | TPPos3                   | Transmit Pulse Position Offset 3                                                                                                | 3T / 7 –<br>TPPos0 | 3T / 7 | 3T / 7 +<br>TPPos0 | ns    | -                                                                                                                                                                                                                       |
| SID917    | TPPos4                   | Transmit Pulse Position Offset 4                                                                                                | 4T / 7 –<br>TPPos0 | 4T / 7 | 4T / 7 +<br>TPPos0 | ns    | -                                                                                                                                                                                                                       |
| SID918    | TPPos5                   | Transmit Pulse Position Offset 5                                                                                                | 5T / 7 –<br>TPPos0 | 5T / 7 | 5T / 7 +<br>TPPos0 | ns    | -                                                                                                                                                                                                                       |
| SID919    | TPPos6                   | Transmit Pulse Position Offset 6                                                                                                | 6T / 7 –<br>TPPos0 | 6T / 7 | 6T / 7 +<br>TPPos0 | ns    | -                                                                                                                                                                                                                       |
| SID920    | t <sub>LLHT</sub>        | Differential driver rise time                                                                                                   | -                  | -      | 390                | ps    | -                                                                                                                                                                                                                       |
| SID921    | t <sub>LHLT</sub>        | Differential driver fall time                                                                                                   | -                  | -      | 390                | ps    | -                                                                                                                                                                                                                       |
| SID922    | t <sub>RF_MATCH</sub>    | Lane-to-lane rise/fall delta                                                                                                    | -                  | -      | 40                 | ps    | -                                                                                                                                                                                                                       |
| SID923    | f <sub>PLL</sub>         | Input clock frequency of FPD-Link<br>PLL                                                                                        | 110                | -      | 220                | MHz   | -                                                                                                                                                                                                                       |
| MIPI/DPHY | •                        |                                                                                                                                 | T                  | T.     |                    |       |                                                                                                                                                                                                                         |
| SID1449   | f <sub>PX_BGA</sub>      | Pixel clock frequency                                                                                                           | -                  | -      | 220                | MHz   | -                                                                                                                                                                                                                       |
| SID1417   | V <sub>CMRX</sub>        | Common-mode voltage HS receive mode                                                                                             | 70                 |        | 330                | mV    | -                                                                                                                                                                                                                       |
| SID1418   | V <sub>IDTH</sub>        | Differential input HIGH threshold                                                                                               | 70                 | -      | -                  | mV    | -                                                                                                                                                                                                                       |
| SID1419   | V <sub>IDTL</sub>        | Differential Input LOW threshold                                                                                                | -                  | -      | -70                | mV    | -                                                                                                                                                                                                                       |
| SID1420   | V <sub>IHHS</sub>        | Single-ended input HIGH voltage                                                                                                 | -                  | -      | 460                | mV    | -                                                                                                                                                                                                                       |
| SID1421   | V <sub>ILHS</sub>        | Single-ended Input LOW voltage                                                                                                  | -40                | -      | _                  | mV    | _                                                                                                                                                                                                                       |
| SID1422   | Z <sub>ID</sub>          | Differential Input Impedance                                                                                                    | 80                 | -      | 125                | Ω     | -                                                                                                                                                                                                                       |
| SID1423   | V <sub>IH_LS</sub>       | Logic 1 input voltage LS                                                                                                        | -                  | -      | 880                | mV    | -                                                                                                                                                                                                                       |
| SID1424   | $V_{IL\_LS}$             | Logic 0 Input voltage LS                                                                                                        | 550                | _      | -                  | mV    | -                                                                                                                                                                                                                       |
| SID1425   | V <sub>HYST</sub>        | Input hysteresis                                                                                                                | 25                 | -      | -                  | mV    | -                                                                                                                                                                                                                       |
| SID1426   | I <sub>LEAK</sub>        | Pin leakage current DPx, DNx,<br>CLKP/N in LP mode                                                                              | -100               | -      | 100                | μΑ    | T <sub>A</sub> = 85°C                                                                                                                                                                                                   |
| SID1427   | I <sub>VDDA_LP</sub>     | Current in LP                                                                                                                   | 1                  | -      | 3                  | mA    | _                                                                                                                                                                                                                       |
| SID1428   | I <sub>VDDA_PD</sub>     | Current when D-PHY powered down                                                                                                 | 1                  | 8      | 800                | μΑ    | $\begin{array}{l} \text{Typ: T}_{A} = 25^{\circ}\text{C, V}_{DDA\_MIPI}:\\ 1.15 \text{ V, process typ (TT)}\\ \text{Max: T}_{A} = 105^{\circ}\text{C, V}_{DDA\_MIPI}:\\ 1.21 \text{ V, process worst (FF)} \end{array}$ |
| SID1428_1 | I <sub>VDDA_PD_1</sub>   | Current when D-PHY powered down (room temp)                                                                                     | -                  | -      | 20                 | μΑ    | Max: T <sub>A</sub> = 25°C, V <sub>DDA_MIPI</sub><br>1.15 V (max VREG), proce<br>worst (FF)                                                                                                                             |
| SID1428_2 | I <sub>VDDA_PD_2</sub>   | Current when D-PHY powered down                                                                                                 | -                  | -      | 150                | μΑ    | Max: T <sub>A</sub> = 85°C, V <sub>DDA_MIPI</sub><br>1.15 V (max VREG), proce<br>worst (FF)                                                                                                                             |
| SID1429   | I <sub>VDDA_ULP</sub>    | Current in ULP                                                                                                                  | -                  | -      | 2                  | mA    | -                                                                                                                                                                                                                       |
| SID1430   | I <sub>VDDA_HS</sub>     | current in HS                                                                                                                   | -                  | -      | 35                 | mA    | -                                                                                                                                                                                                                       |
| SID1431   | t <sub>CLK_TERM_EN</sub> | Time for the Clock Lane receiver to enable the HS line termination, starting from the time point when Dn crosses VIL,MAX        | -                  | -      | 38                 | ns    | -                                                                                                                                                                                                                       |
| SID1432   | t <sub>D_TERM_EN</sub>   | Time for the Data Lane receiver to enable the HS line termination, starting from the time point when Dn crosses, VIL,MAX        | -                  | -      | 38                 | ns    | -                                                                                                                                                                                                                       |
| SID1433   | t <sub>CLK_SETTLE</sub>  | Time interval during which HS receiver should ignore any Clock Lane HS transitions, starting from the beginning of TCLK-PREPARE | 95                 | -      | 300                | ns    | -                                                                                                                                                                                                                       |



**Table 26-39 Graphics specifications** (continued)

| Spec ID | Parameter                    | Description                                                                                                                                                                                                                                                                                      | Min            | Тур | Max              | Units | Details/Conditions |
|---------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------------------|-------|--------------------|
| SID1434 | <sup>t</sup> HS_SETTTLE      | Time interval during which the HS receiver shall ignore any DATA Lane HS transitions, starting from the beginning of THSPREPARE. The HS receiver shall ignore any Data Lane transitions before minimum value, and the HS receiver shall respond to any Data Lane transitions after maximum value | 85 +<br>6 × UI |     | 145 +<br>10 × UI | ns    | -                  |
| SID1435 | t <sub>HS-SKIP</sub>         | Time interval during which the HS-RX should ignore any transitions on the Data Lane, following a HS burst. The end point of the interval is defined as the beginning of the LP-11 state following the HS burst.                                                                                  | 40             | -   | 55 +<br>4 × UI   | ns    | -                  |
| SID1436 | $V_{\Delta VCMRX\_HF}$       | Common-mode interference                                                                                                                                                                                                                                                                         | -              | -   | 100              | mV    | Beyond 450 MHz     |
| SID1437 | $V_{\Delta VCMRX\_LF}$       | Common-mode interference                                                                                                                                                                                                                                                                         | -              | -   | 50               | mV    | 50 to 450 MHz      |
| SID1438 | C <sub>CM</sub>              | Common Mode termination                                                                                                                                                                                                                                                                          | -              | 1   | 60               | pF    | -                  |
| SID1439 | t <sub>E_SPIKE</sub>         | Input pulse rejection                                                                                                                                                                                                                                                                            | -              | 1   | 300              | ps    | -                  |
| SID1440 | t <sub>MIN_RX</sub>          | Minimum pulse width response                                                                                                                                                                                                                                                                     | -              | 1   | 20               | ns    | -                  |
| SID1443 | t <sub>SETUP_BGA</sub>       | Data to Clock setup time                                                                                                                                                                                                                                                                         | 0.2            | -   | -                | UI    | -                  |
| SID1444 | t <sub>HOLD_BGA</sub>        | Clock to Data told time                                                                                                                                                                                                                                                                          | 0.2            | -   | -                | UI    | -                  |
| SID1445 | I <sub>VDDA_1P4GBPS_HS</sub> | Current in high speed max frequency                                                                                                                                                                                                                                                              | -              | -   | 35               | mA    | -                  |
| SID1446 | I <sub>VDDA_10M_LP</sub>     | Current in LP mode max frequency                                                                                                                                                                                                                                                                 | -              | -   | 2                | mA    | -                  |



Figure 26-8 TTL display out timing



Figure 26-9 Video capture timing

infineon



Figure 26-10 FPD-link output pulse position error and channel-to-channel skew



Figure 26-11 Skew between TxP and TxN, and steady-state differential amplitude and common-mode voltages

### Based on Arm® Cortex®-M7 dual

**Electrical specifications** 



# **26.15.1** VIDEOSS capture timing groups

**Table 26-40** lists the capture signals and clocks. AC timing is guaranteed between all clocks and capture signals.

Table 26-40 Capture timing groups

| PIN   | ACT#9             | ACT#11             |
|-------|-------------------|--------------------|
| P15.3 | TTL_CAP0_DATA[26] |                    |
| P15.4 |                   | TTL_CAP0_DATA[25]  |
| P15.5 | TTL_CAP0_DATA[24] |                    |
| P15.6 |                   | TTL_CAP0_CLK       |
| P15.7 | TTL_CAP0_ DATA[0] | TTL_CAP0_DATA[23]  |
| P16.0 | TTL_CAP0_DATA[22] | TTL_CAP0_DATA[1]   |
| P16.1 | TTL_CAP0_DATA[2]  | TTL_CAP0_DATA[21]  |
| P16.2 | TTL_CAP0_DATA[20] | TTL_CAP0_DATA[3]   |
| P16.3 | TTL_CAP0_DATA[4]  | TTL_CAP0_DATA[19]  |
| P16.4 | TTL_CAP0_DATA[18] | TTL_CAP0_DATA[5]   |
| P16.5 | TTL_CAP0_DATA[6]  | TTL_CAP0_DATA[17]  |
| P16.6 | TTL_CAP0_DATA[16] | TTL_CAP0_DATA[7]   |
| P16.7 | TTL_CAP0_DATA[8]  | TTL_CAP0_DATA[15]  |
| P17.0 | TTL_CAP0_DATA[14] | TTL_CAP0_DATA[9]   |
| P18.0 | TTL_CAP0_DATA[10] | TTL_CAP0_DATA[13]  |
| P18.1 | TTL_CAP0_DATA[12] | TTL_CAP0_DATA[11]  |
| P18.2 | TTL_CAP0_DATA[12] | TTL_CAP0_DATA[11]  |
| P18.3 | TTL_CAP0_DATA[10] | TTL_CAP0_DATA[13]  |
| P18.4 | TTL_CAP0_DATA[14] | TTL_CAP0_DATA[9]   |
| P18.5 | TTL_CAP0_DATA[8]  | TTL_CAP0_DATA[15]  |
| P18.6 | TTL_CAP0_DATA[16] | TTL_CAP0_DATA[7]   |
| P18.7 | TTL_CAP0_DATA[6]  | TTL_CAP0_ DATA[17] |
| P19.0 | TTL_CAP0_DATA[18] | TTL_CAP0_DATA[5]   |
| P19.1 | TTL_CAP0_DATA[4]  | TTL_CAP0_DATA[19]  |
| P19.2 | TTL_CAP0_DATA[20] | TTL_CAP0_DATA[3]   |
| P19.3 | TTL_CAP0_DATA[2]  | TTL_CAP0_DATA[21]  |
| P19.4 | TTL_CAP0_DATA[22] | TTL_CAP0_DATA[1]   |
| P19.5 | TTL_CAP0_DATA[0]  | TTL_CAP0_DATA[23]  |
| P19.6 | TTL_CAP0_DATA[24] |                    |
| P19.7 |                   | TTL_CAP0_DATA[25]  |
| P20.0 | TTL_CAP0_DATA[26] |                    |
| P20.1 |                   | TTL_CAP0_CLK       |
| P9.0  | TTL_CAP0_DATA[8]  |                    |
| P9.1  |                   | TTL_CAP0_DATA[9]   |
| P9.2  | TTL_CAP0_DATA[10] |                    |
| P9.3  |                   | TTL_CAP0_DATA[11]  |
| P9.4  | TTL_CAP0_DATA[12] |                    |
| P9.5  |                   | TTL_CAP0_DATA[13]  |
| P9.6  | TTL_CAP0_DATA[14] |                    |
| P9.7  |                   | TTL_CAP0_DATA[15]  |
| P10.0 | TTL_CAP0_DATA[16] |                    |
| P10.1 |                   | TTL_CAP0_DATA[17]  |
| P11.0 | TTL_CAP0_DATA[18] |                    |

### Based on Arm® Cortex®-M7 dual



**Electrical specifications** 

 Table 26-40
 Capture timing groups (continued)

| PIN   | ACT#9             | ACT#11            |
|-------|-------------------|-------------------|
| P11.1 |                   | TTL_CAP0_DATA[19] |
| P11.2 | TTL_CAP0_DATA[20] |                   |
| P11.3 |                   | TTL_CAP0_DATA[21] |
| P11.4 | TTL_CAP0_DATA[22] |                   |
| P11.5 |                   | TTL_CAP0_DATA[23] |
| P11.6 | TTL_CAP0_DATA[24] |                   |
| P11.7 |                   | TTL_CAP0_DATA[25] |
| P12.0 | TTL_CAP0_DATA[26] |                   |

### Table 26-41 Capture timing group clocks

| Group   | Clock        | EROS Parameter |
|---------|--------------|----------------|
| Group 0 | P15.6, P20.1 | SID875         |

Ordering information

#### **Ordering information** 27

The CYT4DN microcontroller part numbers and features are listed in **Table 27-1**.

**Table 27-1** CYT4DN ordering information[94]

| Base device code           | Product           | Package | CM7<br>cores | Code-flash (KB)      | Work-flash (KB)     | RAM (KB) | ADC<br>channels | SCB | CAN FD | ΓΙΝ | СХРІ | Ethernet<br>channels | SMIF | Audio DAC | MIPI | JPEGDEC | Free graphics software [100] | Qt bundle <sup>[101]</sup> | Autosar package | Temperature grade | JTAG ID code               |
|----------------------------|-------------------|---------|--------------|----------------------|---------------------|----------|-----------------|-----|--------|-----|------|----------------------|------|-----------|------|---------|------------------------------|----------------------------|-----------------|-------------------|----------------------------|
| CYT4DNJBAS                 | CYT4DNJBACQ1BZSGS | 327-BGA | 2            | 6336 <sup>[96]</sup> | 128 <sup>[97]</sup> | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 0         | 0    | No      | No                           | No                         | No              | S <sup>[98]</sup> | 0x2E811069 <sup>[99]</sup> |
| CYT4DNJBBS                 | CYT4DNJBBCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 0         | 0    | No      | No                           | No                         | No              | S                 | 0x2E812069                 |
| CYT4DNJBCS                 | CYT4DNJBCCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 0         | 1    | No      | No                           | No                         | No              | S                 | 0x2E813069                 |
| CYT4DNJBDS                 | CYT4DNJBDCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 0         | 1    | No      | No                           | No                         | No              | S                 | 0x2E814069                 |
| CYT4DNJBES                 | CYT4DNJBECQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 1         | 0    | No      | No                           | No                         | No              | S                 | 0x2E815069                 |
| CYT4DNJBFS                 | CYT4DNJBFCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 0    | No      | No                           | No                         | No              | S                 | 0x2E816069                 |
| CYT4DNJBGS                 | CYT4DNJBGCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 1         | 1    | No      | No                           | No                         | No              | S                 | 0x2E817069                 |
| CYT4DNJBHS                 | CYT4DNJBHCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 1    | No      | No                           | No                         | No              | S                 | 0x2E818069                 |
| CYT4DNJBJS                 | CYT4DNJBJCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 0         | 0    | Yes     | No                           | No                         | No              | S                 | 0x2E819069                 |
| CYT4DNJBKS                 | CYT4DNJBKCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 0         | 0    | Yes     | No                           | No                         | No              | S                 | 0x2E81A069                 |
| CYT4DNJBLS                 | CYT4DNJBLCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 0         | 1    | Yes     | No                           | No                         | No              | S                 | 0x2E81B069                 |
| CYT4DNJBMS                 | CYT4DNJBMCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 0         | 1    | Yes     | No                           | No                         | No              | S                 | 0x2E81C069                 |
| CYT4DNJBNS                 | CYT4DNJBNCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 1         | 0    | Yes     | No                           | No                         | No              | S                 | 0x2E81D069                 |
| CYT4DNJBPS                 | CYT4DNJBPCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 0    | Yes     | No                           | No                         | No              | S                 | 0x2E81E069                 |
| CYT4DNJBQS                 | CYT4DNJBQCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 1    | 1         | 1    | Yes     | No                           | No                         | No              | S                 | 0x2E81F069                 |
| CYT4DNJBRS <sup>[95]</sup> | CYT4DNJBRCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 1    | Yes     | No                           | No                         | No              | S                 | 0x2E820069                 |
| CYT4DNJBSS                 | CYT4DNJBSCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 1    | Yes     | Yes                          | Yes                        | No              | S                 | 0x2E830069                 |
| CYT4DNJBVS                 | CYT4DNJBVCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 1    | Yes     | Yes                          | Yes                        | Yes             | S                 | 0x2E831069                 |
| CYT4DNJBYS                 | CYT4DNJBYCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 1    | Yes     | Yes                          | No                         | Yes             | S                 | 0x2E832069                 |
| CYT4DNJBZS                 | CYT4DNJBZCQ1BZSGS | 327-BGA | 2            | 6336                 | 128                 | 640      | 48              | 12  | 4      | 2   | 2    | 1                    | 2    | 1         | 1    | Yes     | Yes                          | No                         | No              | S                 | 0x2E837069                 |

- 94. Supported shipment types are "Tray" (default) and "Tape and Reel". Add the character 'T' at the end to get the ordering code for "Tape and Reel" shipment type.
  95. This part is available as an engineering sample.
  96. Code-flash size 6336 KB = 32 KB × 190 (Large Sectors) + 8 KB × 32 (Small Sectors).
  97. Work-flash size 128 KB = 2 KB × 48 (Large Sectors) + 128 B × 256 (Small Sectors).
  98. S-grade Temperature (-40°C to 105°C).
  99. JTAG ID CODE bits 12 through 27, represents the Silicon ID of the device.
  100. Graphics software.
  101. Distribution License model by the Qt Company Oy. About Qt Group.



### Based on Arm® Cortex®-M7 dual

Ordering information



### 27.1 Part number nomenclature

Table 27-2 Device code nomenclature

| Field | Description                          | Value |          | Ме                         | aning       |          |                        |           |                    |  |  |  |  |
|-------|--------------------------------------|-------|----------|----------------------------|-------------|----------|------------------------|-----------|--------------------|--|--|--|--|
| CY    | Cypress (an Infineon company) prefix | CY    |          |                            |             |          |                        |           |                    |  |  |  |  |
| Т     | Category                             | Т     | TRAVEOTM |                            |             |          |                        |           |                    |  |  |  |  |
| F     | Family name                          | 4     | TRAVEC   | TRAVEO™ T2G (Core M7 dual) |             |          |                        |           |                    |  |  |  |  |
| Α     | Application                          | D     | Cluster  | Cluster with 2D Graphics   |             |          |                        |           |                    |  |  |  |  |
| D     | Code-flash/Work-flash/SRAM quantity  | N     | 6336 KE  | 6336 KB / 128 KB / 640 KB  |             |          |                        |           |                    |  |  |  |  |
| Р     | Packages                             | J     | 327-BG   | A                          |             |          |                        |           |                    |  |  |  |  |
| Н     | Hardware option                      | В     | Security | y on (HSM                  | I), RSA - : | 3K       |                        |           |                    |  |  |  |  |
|       |                                      |       | JPEG     | Audio<br>DAC               | MIPI        | 2 x SMIF | Free graphics software | Qt bundle | Autosar<br>package |  |  |  |  |
|       |                                      | Α     | No       | No                         | No          | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | В     | No       | No                         | No          | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | С     | No       | No                         | Yes         | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | D     | No       | No                         | Yes         | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | E     | No       | Yes                        | No          | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | F     | No       | Yes                        | No          | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | G     | No       | Yes                        | Yes         | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | Н     | No       | Yes                        | Yes         | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | J     | Yes      | No                         | No          | No       | No                     | No        | No                 |  |  |  |  |
| I     | Marketing option                     | K     | Yes      | No                         | No          | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | L     | Yes      | No                         | Yes         | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | М     | Yes      | No                         | Yes         | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | N     | Yes      | Yes                        | No          | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | Р     | Yes      | Yes                        | No          | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | Q     | Yes      | Yes                        | Yes         | No       | No                     | No        | No                 |  |  |  |  |
|       |                                      | R     | Yes      | Yes                        | Yes         | Yes      | No                     | No        | No                 |  |  |  |  |
|       |                                      | S     | Yes      | Yes                        | Yes         | Yes      | Yes <sup>[102]</sup>   | Yes       | No                 |  |  |  |  |
|       |                                      | V     | Yes      | Yes                        | Yes         | Yes      | Yes                    | Yes       | Yes                |  |  |  |  |
|       |                                      | Υ     | Yes      | Yes                        | Yes         | Yes      | Yes                    | No        | Yes                |  |  |  |  |
|       |                                      | Z     | Yes      | Yes                        | Yes         | Yes      | Yes <sup>[103]</sup>   | No        | No                 |  |  |  |  |
| С     | Temperature grade                    | S     | S-grade  | (–40°C to                  | 105°C)      |          |                        | <u> </u>  |                    |  |  |  |  |

#### Notes

102.Qt runtime, Infineon graphics package (2D graphics driver, safety signature driver, JPEG decoder driver, dynamic warping library). 103.Infineon graphics package (2D graphics driver, safety signature driver, JPEG decoder driver, dynamic warping library).

### Based on Arm® Cortex®-M7 dual

Ordering information



Table 27-3 Ordering code nomenclature

| Field | Description                          | Value |                         | Mea          | ning     |          |                        |           |                    |
|-------|--------------------------------------|-------|-------------------------|--------------|----------|----------|------------------------|-----------|--------------------|
| CY    | Cypress (an Infineon company) prefix | CY    |                         |              |          |          |                        |           |                    |
| T     | Category                             | Т     | TRAVEO                  | TRAVEO™      |          |          |                        |           |                    |
| F     | Family name                          | 4     | TRAVEO                  | ™ T2G (Co    | ore M7 o | dual)    |                        |           |                    |
| Α     | Application                          | D     | Cluster v               | vith 2D G    | raphics  |          |                        |           |                    |
| D     | Code-flash/Work-flash/SRAM quantity  | N     | 6336 KB                 | / 128 KB     | / 640 KI | 3        |                        |           |                    |
| Р     | Packages                             | J     | 327-BGA                 |              |          |          |                        |           |                    |
| Н     | Hardware option                      | В     | Security                | on (HSM      | ), RSA - | 3K       |                        |           |                    |
|       |                                      |       | JPEG                    | Audio<br>DAC | MIPI     | 2 x SMIF | Free graphics software | Qt bundle | Autosar<br>package |
|       |                                      | Α     | No                      | No           | No       | No       | No                     | No        | No                 |
|       |                                      | В     | No                      | No           | No       | Yes      | No                     | No        | No                 |
|       |                                      | С     | No                      | No           | Yes      | No       | No                     | No        | No                 |
|       |                                      | D     | No                      | No           | Yes      | Yes      | No                     | No        | No                 |
|       |                                      | Е     | No                      | Yes          | No       | No       | No                     | No        | No                 |
|       | Marketing option                     | F     | No                      | Yes          | No       | Yes      | No                     | No        | No                 |
|       |                                      | G     | No                      | Yes          | Yes      | No       | No                     | No        | No                 |
|       |                                      | Н     | No                      | Yes          | Yes      | Yes      | No                     | No        | No                 |
|       |                                      | J     | Yes                     | No           | No       | No       | No                     | No        | No                 |
| ı     |                                      | K     | Yes                     | No           | No       | Yes      | No                     | No        | No                 |
|       |                                      | L     | Yes                     | No           | Yes      | No       | No                     | No        | No                 |
|       |                                      | М     | Yes                     | No           | Yes      | Yes      | No                     | No        | No                 |
|       |                                      | N     | Yes                     | Yes          | No       | No       | No                     | No        | No                 |
|       |                                      | Р     | Yes                     | Yes          | No       | Yes      | No                     | No        | No                 |
|       |                                      | Q     | Yes                     | Yes          | Yes      | No       | No                     | No        | No                 |
|       |                                      | R     | Yes                     | Yes          | Yes      | Yes      | No                     | No        | No                 |
|       |                                      | S     | Yes                     | Yes          | Yes      | Yes      | Yes <sup>[104]</sup>   | Yes       | No                 |
|       |                                      | V     | Yes                     | Yes          | Yes      | Yes      | Yes                    | Yes       | Yes                |
|       |                                      | Υ     | Yes                     | Yes          | Yes      | Yes      | Yes                    | No        | Yes                |
|       |                                      | Z     | Yes                     | Yes          | Yes      | Yes      | Yes <sup>[105]</sup>   | No        | No                 |
|       |                                      | Α     | First revi              | sion (0x1    | .1)      |          |                        |           |                    |
| R     | Revision                             | В     | Second r                | evision (    | 0x21)    |          |                        |           |                    |
|       |                                      | С     | Third rev               | vision (0x   | 22)      |          |                        |           |                    |
| F     | Fab location                         | Q     | UMC (Fab 12i) Singapore |              |          |          |                        |           |                    |
| Х     | Reserved                             | 1     | Reserved                |              |          |          |                        |           |                    |
| K     | Package code                         | BZ    | BGA                     |              |          |          |                        |           |                    |

#### Notes

104.Qt runtime, Infineon graphics package (2D graphics driver, safety signature driver, JPEG decoder driver, dynamic warping library). 105.Infineon graphics package (2D graphics driver, safety signature driver, JPEG decoder driver, dynamic warping library).

### Based on Arm® Cortex®-M7 dual



Ordering information

 Table 27-3
 Ordering code nomenclature (continued)

| Field | Description       | Value | Meaning                      |
|-------|-------------------|-------|------------------------------|
|       | Temperature grade | Α     | A-grade (-40 °C to 85 °C)    |
| C     |                   | S     | S-grade (–40 °C to 105 °C)   |
| 0     | Quality grade     | ES    | Engineering samples          |
| Q     |                   | GS    | Standard grade of automotive |
|       | Shipment type     | Blank | Tray shipment                |
| 3     |                   | Т     | Tape and Reel shipment       |

### Based on Arm® Cortex®-M7 dual

Packaging



#### **Packaging** 28

CYT4DN microcontroller is offered in the packages listed in the Table 28-1.

#### **Table 28-1 Package information**

| Package | Dimensions <sup>[106]</sup> | Contact/Lead Pitch | Coefficient of Thermal Expansion                                   | I/O Pins |
|---------|-----------------------------|--------------------|--------------------------------------------------------------------|----------|
| 327-BGA | 17 × 17 × 1.70 mm (max)     | 0.8-mm             | a1 <sup>[107]</sup> = 6 ppm/°C, a2 <sup>[108]</sup> = 25<br>ppm/°C | 168      |

#### Package characteristics<sup>[109]</sup> **Table 28-2**

| Parameter       | Description                                                              | Conditions | Min | Тур | Max  | Units   |
|-----------------|--------------------------------------------------------------------------|------------|-----|-----|------|---------|
| T <sub>A</sub>  | Operating ambient temperature                                            | A-grade    | -40 | -   | 85   | °C      |
| T <sub>A</sub>  | Operating ambient temperature                                            | S-grade    | -40 | -   | 105  | °C      |
| T <sub>J</sub>  | Operating junction temperature                                           | -          | -   | -   | 150  | °C      |
| $R_{\theta JA}$ | Package thermal resistance, junction to ambient $\theta_{JA}^{[110]}$    | 327-BGA    | -   | -   | 14.8 | °C/Watt |
| $R_{\theta JB}$ | Package thermal resistance, junction to board $\boldsymbol{\theta}_{JB}$ | 327-BGA    | -   | -   | 9.9  | °C/Watt |
| $R_{\theta JC}$ | Package thermal resistance, junction to case $\theta_{\text{JC}}$        | 327-BGA    | -   | -   | 2.1  | °C/Watt |

#### Solder reflow peak temperature, Package moisture sensitivity level (MSL), IPC/JEDEC **Table 28-3** J-STD-2

| Package | Maximum peak temperature (°C) | Maximum time at peak temperature (seconds) | MSL |
|---------|-------------------------------|--------------------------------------------|-----|
| 327-BGA | 260                           | 30                                         | 3   |

<sup>106.</sup>The dimensions (column 2) are valid for room temperature.

107.a1 = CTE (Coefficient of Thermal Expansion) value below T<sub>g</sub> (ppm/°C) (T<sub>g</sub> is glass transition temperature which is 131°C).

108.a2 = CTE value above T<sub>g</sub> (ppm/°C).

109.Board condition complies to JESD51-7(4 Layers).

110.The T<sub>A</sub> and T<sub>J</sub> values for the packages will be provided in a later revision of the datasheet.

Packaging





Figure 28-1 327-ball FBGA package outline (PG-LFBGA-327)

### Based on Arm® Cortex®-M7 dual

Appendix



29 Appendix

# 29.1 External IP revisions

### Table 29-1 External IP revisions

| Module           | IP             | Revision                       | Vendor           |
|------------------|----------------|--------------------------------|------------------|
| CANFD            | mxttcanfd      | M_TTCAN IP revision: Rev.3.2.3 | Bosch            |
| Arm® Cortex®-M0+ | armcm0p        | Cortex-M0+-r0p1                | Arm <sup>®</sup> |
| Arm® Cortex®-M7  | armcm7         | Cortex-M7-r1p2                 | Arm <sup>®</sup> |
| Arm® Coresight   | armcoresighttk | CoreSight-SoC-TM100-r3p2       | Arm®             |
| Ethernet         | mxeth          | GEM_GXL r1p09                  | Cadence          |

# 29.2 Internal IP revisions

### Table 29-2 Internal IP revisions

| Module | Revision                                                    |
|--------|-------------------------------------------------------------|
| SMIF   | SMIF version 3.0 (Rev. A), and version 4.0 (Rev. B onwards) |

## 29.3 MIPI formats supported

### Table 29-3 MIPI formats supported

| MIPI format                          | ID          | Remarks                                                                                |  |  |  |
|--------------------------------------|-------------|----------------------------------------------------------------------------------------|--|--|--|
| YUV422 8-bit                         | 0x1E        |                                                                                        |  |  |  |
| YUV422 10-bit                        | 0x1F        |                                                                                        |  |  |  |
| RGB888                               | 0x24        |                                                                                        |  |  |  |
| RGB666                               | 0x23        | Full processing supported                                                              |  |  |  |
| RGB565                               | 0x22        |                                                                                        |  |  |  |
| RGB555                               | 0x21        |                                                                                        |  |  |  |
| RGB444                               | 0x20        |                                                                                        |  |  |  |
| RAW8                                 | 0x2A        |                                                                                        |  |  |  |
| RAW10                                | 0x2B        |                                                                                        |  |  |  |
| RAW12                                | 0x2C        | Data can be written to VRAM as is, no color processing or                              |  |  |  |
| RAW14                                | 0x2D        | format conversion supported.                                                           |  |  |  |
| RAW16                                | 0x2E        |                                                                                        |  |  |  |
| RAW20                                | 0x2F        |                                                                                        |  |  |  |
| Consulta O hith and Books Bate       | 0x10        | Supported                                                                              |  |  |  |
| Generic 8-bit Long Packet Data Types | 0x11        | Data can be written to VRAM as is, no color processing or                              |  |  |  |
| . , p ===                            | 0x12        | format conversion supported.                                                           |  |  |  |
| User Defined Byte-based Data         | 0x30 - 0x37 | Data can be written to VRAM as is, no color processing or format conversion supported. |  |  |  |

### Based on Arm® Cortex®-M7 dual

Acronyms



# 30 Acronyms

Table 30-1 Acronyms used in the document

| Acronym          | Description                                                                                   |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------|--|--|--|
| A/D              | Analog to Digital                                                                             |  |  |  |
| ABS              | Absolute                                                                                      |  |  |  |
| ADC              | Analog to Digital converter                                                                   |  |  |  |
| AES              | Advanced encryption standard                                                                  |  |  |  |
| АНВ              | AMBA (advanced microcontroller bus architecture) high-performance bus, Arm® data transfer bus |  |  |  |
| Arm®             | Advanced RISC machine, a CPU architecture                                                     |  |  |  |
| ASIL             | Automotive safety integrity level                                                             |  |  |  |
| BOD              | Brown-out detection                                                                           |  |  |  |
| CAN FD           | Controller Area Network with Flexible Data rate                                               |  |  |  |
| CMOS             | Complementary metal-oxide-semiconductor                                                       |  |  |  |
| CPU              | Central Processing Unit                                                                       |  |  |  |
| CRC              | Cyclic redundancy check, an error-checking protocol                                           |  |  |  |
| CSV              | Clock supervisor                                                                              |  |  |  |
| DES              | Data encryption standard                                                                      |  |  |  |
| DW               | Datawire same as P-DMA                                                                        |  |  |  |
| ECC              | Error correcting code                                                                         |  |  |  |
| ECO              | External crystal oscillator                                                                   |  |  |  |
| ETM              | Embedded Trace Macrocell                                                                      |  |  |  |
| FLL              | Frequency Locked Loop                                                                         |  |  |  |
| FPU              | Floating point unit                                                                           |  |  |  |
| GHS              | Green hills tool chain with IDE                                                               |  |  |  |
| GPIO             | General purpose input/output                                                                  |  |  |  |
| HSM              | Hardware security module                                                                      |  |  |  |
| I/O              | Input/output                                                                                  |  |  |  |
| I <sup>2</sup> C | Inter-Integrated Circuit, a communications protocol                                           |  |  |  |
| ILO              | Internal low-speed oscillator                                                                 |  |  |  |
| IMO              | Internal main oscillator                                                                      |  |  |  |
| IPC              | Inter-processor communication                                                                 |  |  |  |
| IrDA             | Infrared interface                                                                            |  |  |  |
| IRQ              | Interrupt request                                                                             |  |  |  |
| JTAG             | Joint test action group                                                                       |  |  |  |
| LIN              | Local Interconnect Network, a communications protocol                                         |  |  |  |
| LVD              | Low voltage detection                                                                         |  |  |  |
| OTA              | Over-the-air programming                                                                      |  |  |  |
| ОТР              | One-time programmable                                                                         |  |  |  |
| OVD              | Over voltage detection                                                                        |  |  |  |
| P-DMA            | Peripheral-Direct Memory Access                                                               |  |  |  |
| PASS             | Programmable Analog Subsystem                                                                 |  |  |  |

### Based on Arm® Cortex®-M7 dual

Acronyms



Acronyms used in the document (continued) **Table 30-1** 

| Acronym | Description                                                            |  |  |
|---------|------------------------------------------------------------------------|--|--|
| PLL     | Phase Locked Loop                                                      |  |  |
| POR     | Power-on reset                                                         |  |  |
| PPU     | Peripheral protection unit                                             |  |  |
| PRNG    | Pseudo-random number generator                                         |  |  |
| PSOC™   | Programmable system on chip                                            |  |  |
| PWM     | Pulse-width modulation                                                 |  |  |
| MCU     | Microcontroller Unit                                                   |  |  |
| MCWDT   | Multi-counter watchdog timer                                           |  |  |
| M-DMA   | Memory-Direct Memory Access                                            |  |  |
| MISO    | Master-in slave-out                                                    |  |  |
| MMIO    | Memory mapped I/O                                                      |  |  |
| MOSI    | Master-out slave-in                                                    |  |  |
| MPU     | Memory protection unit                                                 |  |  |
| NVIC    | Nested vectored interrupt controller                                   |  |  |
| RAM     | Random access memory                                                   |  |  |
| RISC    | Reduced-instruction-set computing                                      |  |  |
| ROM     | Read only memory                                                       |  |  |
| RTC     | Real-time clock                                                        |  |  |
| SAR     | Successive approximation register                                      |  |  |
| SCB     | Serial communication block                                             |  |  |
| SCL     | I <sup>2</sup> C serial clock                                          |  |  |
| SDA     | I <sup>2</sup> C serial data                                           |  |  |
| SHA     | Secure hash algorithm                                                  |  |  |
| SHE     | Secure hardware extension                                              |  |  |
| SMPU    | Shared memory protection unit                                          |  |  |
| SPI     | Serial peripheral interface, a communications protocol                 |  |  |
| SRAM    | Static random access memory                                            |  |  |
| SWD     | Single wire debug                                                      |  |  |
| TCM     | Tightly Coupled Memory                                                 |  |  |
| TCPWM   | Timer/Counter Pulse-width modulator                                    |  |  |
| TTL     | Transistor-transistor logic                                            |  |  |
| TRNG    | True random number generator                                           |  |  |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |  |  |
| WCO     | Watch crystal oscillator                                               |  |  |
| WDT     | Watchdog timer reset                                                   |  |  |
| XIP     | eXecute In Place                                                       |  |  |
| XTAL    | Crystal                                                                |  |  |
| ·       |                                                                        |  |  |

### Based on Arm® Cortex®-M7 dual

Revision history



# **Revision history**

| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **                | 2018-09-10 | New datasheet for NPP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *A                | 2019-04-08 | Modified the title Updated Features and Features list Updated Functional Description Updated Device Address Map Modified the Peripheral I/O Map Added Clock Diagram Added 500-BGA Ball Map Added Package Pin List and Alternate Functions Added Power Pin Assignments Added Alternate Function Pin Assignments Added Interrupts and Wake-up Assignments Added Trigger Multiplexer Added Peripheral Clocks Added Faults, Bus Masters, and other miscellaneous configurations Added PPU Fixed Structure Pairs Updated Electrical Specifications Added Ordering Information, Part Number Nomenclature Updated Packaging.                                                                                   |
| *B                | 2019-05-24 | Updated Features list, Pin assignment. Updated Electrical specifications. Added PPU fixed structure pairs. Added Table 26-19 for Root and Intermediate Clocks. Updated CYT4DN peripheral I/O map, Triggers 1:1, Bus masters for access and protection control. Added 500-Ball FBGA Package Outline                                                                                                                                                                                                                                                                                                                                                                                                      |
| *C                | 2020-03-30 | Updated <b>Pin assignment</b> with 327-BGA. Updated Faults Description. Updated <b>Electrical specifications</b> . Added 327-BGA Package Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *D                | 2020-09-14 | Updated Features and Features list. Updated DMA controllers. Modified Figure 3-1 Updated Timer/counter/PWM block (TCPWM). Updated Serial memory interface (SMIF). Updated Sound subsystem. Updated Graphics. Updated Peripheral I/O map. Updated Pin assignment. Updated Package pin list and alternate functions, Power pin assignments, and Alternate function pin assignments. Updated Interrupts and wake-up assignments and Core interrupt types. Updated Trigger multiplexer, Triggers group inputs, and Triggers one-to-one. Updated Faults. Updated Peripheral protection unit fixed structure pairs. Updated Electrical specifications. Updated VIDEOSS capture timing groups. Added Appendix. |

### Based on Arm® Cortex®-M7 dual



Revision history

| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *E                | 2020-12-22 | Updated Features. Corrected DMA Channels in Functional description. Updated min ECO frequency. Updated Peripheral I/O map. Updated Pin assignment. Corrected footnotes for Table 11-1. Updated Faults. Updated Electrical specifications. Added diagrams for Graphics specifications. Updated Packaging.                                                                                                                               |
| *F                | 2021-05-12 | Updated Features. Updated Clock system, Power modes, and I/Os. Updated Pin assignment. Updated Package pin list and alternate functions. Updated Power pin assignments. Updated Alternate function pin assignments. Updated Interrupts and wake-up assignments. Updated Faults. Updated Peripheral protection unit fixed structure pairs. Updated Bus masters. Updated Electrical specifications. Updated Packaging. Updated Appendix. |
| *G                | 2021-09-20 | Renamed Traveo II to TRAVEO™ T2G.  Updated Features list.  Updated Alternate function pin assignments.  Updated Electrical specifications.  Updated Clock specifications  Added xSPI (JEDEC JESD251) Tap/DLL setting requirement  Added Capture timing groups  Updated Ordering information                                                                                                                                            |
| *H                | 2022-07-01 | Updated Features, and Features list Updated Blocks and functionality, System resources and Peripherals Updated Peripheral I/O map Updated Faults Updated Electrical specifications Updated Packaging Updated MIPI formats supported Added Migrated to IFX template.                                                                                                                                                                    |
| *                 | 2023-02-14 | Updated Features list. Updated Peripherals and I/Os. Updated Peripheral I/O map. Updated Package pin list and alternate functions. Updated Trigger multiplexer. Updated Bus masters. Updated Electrical specifications. Updated Packaging                                                                                                                                                                                              |
| *J                | 2023-07-18 | Added SID1612 and SID1712 in <b>Table 26-38</b> . Added content under FDP-LINK in <b>Table 26-39</b> . Updated IMO connections in <b>Figure 7-1</b> . Updated content for HSIO_STDLN under SPI Interface and UART Interface in <b>Table 26-10</b> . Removed SID68 in <b>Figure 26-3</b> .                                                                                                                                              |

### Based on Arm® Cortex®-M7 dual



Revision history

| Document revision | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| *K 2024-03-05     |            | Updated Graphics subsystem features. Updated Ethernet MAC. Changed CLK_HF8 clock frequency to 333 in Table 26-19. Renamed SID1609 to SID1609A and changed the min value to > (tCK - tINV), but at least 3.8 ns. Changed the description of SID902 to "Configured Pixel Clock Frequency". Updated Details/Conditions for SID963A. Updated Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| *L                | 2025-06-20 | Updated Ethernet MAC. Added +B Input in Table 11-1. Updated the following in Table 26-1  - Details/conditions for SID33B  - Added SID33I  - Max value of SID10D  Updated the following in Table 26-3:  - Updated min and max values for SID606 and SID606A  Updated the following in Table 26-4:  - Updated details/conditions for SID73  Updated the legends in Figure 26-6.  Updated the following in Table 26-5  - Details/conditions for SID965 and SID966  Updated the following in Table 26-10  - Description for SID129_2  - Added SID129_3 and SID129_4  Updated the following in Table 26-33  - Description for SID1007B, SID1008 and SID1009B  - Added SID923 and note in Table 26-39. Added SID109A in Table 26-7  Updated Table 26-41  Updated Table 26-41  Updated Ordering information: Added Products CYT4DNJBSS, CYT4DNJBVS, CYT4DNJBYS, and CTY4DNJBZS in Table 27-1.  Added Revision history change log.  Removed Errata. |  |  |

### Based on Arm® Cortex®-M7 dual

Revision history change log



# Revision history change log

### **Rev. \*L Section updates**

| Section Change description                           |                                                                                                                  | Current Spec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | New Spec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reason for change |  |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|
| 3.3 Peripherals                                      | 3.3.9 Ethernet MAC<br>Updated description                                                                        | CYT4DN supports one Ethernet channel with transfer rates of 10, 100, or 1000 (RGMII) Mbps. The input/output frames and flow control are compliant with the Ethernet/IEEE 802.3az standard and also IEEE-1588 precision-time protocol (PTP). CYT4DN supports full-duplex data transport using external PHY devices. The MAC supports glue-free connection to PHYs through IEEE standard MII, RMII, and RGMII interfaces. The device also supports Audio-Video Bridging (AVB). The MAC supports standard 6-byte programmable addresses. Module uses AXI interface for DMA access. | CYT4DN supports one Ethernet channel with transfer rates of 10, 100, or 1000 (RGMII) Mbps. It is compatible with IEEE 802.3 standard. It supports IEEE 802AS and 1588 precision clock synchronization protocol. It supports MII, RMII, and RGMII PHY interfaces. It supports full-duplex data transport using external PHY devices. It supports half-duplex data transport in RMII mode only using external PHY devices. The device also supports Audio-Video Bridging (AVB). The MAC supports standard 6-byte programmable addresses. Module uses AXI interface for DMA access. | Correction        |  |
| 3.2.4 Clock<br>System                                | 3.2.4.3 PLL and FLL                                                                                              | A PLL (three 200 MHz and five 400 MHz) or FLL may be used to generate high-speed clocks from the IMO, ECO, or an EXT_CLK. The FLL provides a much faster lock than the PLL (5 µs instead of 35 µs) in exchange for a small amount (±2%) of frequency error[10] and a lower max output frequency (100 MHz instead of up to 400 MHz). 400-MHz PLLs supports spread spectrum clock generation (SSCG) with down spreading.                                                                                                                                                          | A PLL (three 200 MHz and five 400 MHz) or FLL may be used to generate high-speed clocks from the IMO, ECO, or an EXT_CLK. The FLL provides a much faster lock than the PLL (5 $\mu$ s instead of 35 $\mu$ s) in exchange for a small amount (±1%) of frequency error[10] and a lower max output frequency (100 MHz instead of up to 400 MHz). 400-MHz PLLs supports spread spectrum clock generation (SSCG) with down spreading.                                                                                                                                                 | Correction        |  |
| 11 Package pin<br>list and<br>alternate<br>functions | Table 11-1 Added +B input<br>column                                                                              | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Added information on pins that support +B input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Addition          |  |
| 26 Electrical specifications                         | Corrected branch section name and table name                                                                     | 26.2 Device-level specifications<br>Table 26-2 Recommended operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 26.2 Recommended operating conditions<br>Table 26-2 Device-level specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Correction        |  |
| 26.15 Graphics<br>subsystem<br>specifications        | Added note                                                                                                       | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Added:<br>Note: Values are valid for PLL400 in operation mode<br>Integer, SSCG and Fractional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Addition          |  |
| 27 Ordering information                              | Table 27-1 Added four new device codes                                                                           | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Added four new device codes CYT4DNJBSS, CYT4DNJBVS, CYT4DNJBYS, and CTY4DNJBZS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Addition          |  |
| 27.1 Part<br>number<br>nomenclature                  | Table 27-2 and Table 27-3<br>Updated marketing option and<br>added notes                                         | Marketing option not specified for S, V, Y, and Z values. Software bundle and Autosar package requirements not specified.                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Added marketing option for S, V, Y, and Z values. Added software bundle and Autosar package requirements. Added 'Notes *xx: Qt runtime, Infineon Graphics package (2D Graphics Driver, Safety Signature Driver, JPEG Decoder Driver, Dynamic Warping Library) *yy:Infineon Graphics package (2D Graphics Driver, Safety Signature Driver, JPEG Decoder Driver, Dynamic Warping Library)'                                                                                                                                                                                         | Updated           |  |
| 31 Errata                                            | 17. Greater change of Low voltage<br>detection (LVD) level can issue an<br>Over voltage detection (OVD)<br>reset | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Added "[17] Greater change of Low voltage<br>detection (LVD) level can issue an Over voltage<br>detection (OVD) reset"                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Added errata      |  |
| 31 Errata                                            | 18. TDM SCLK/MCLK/DATA minimum output transition times clarified                                                 | Input and output transition times not specified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Added the input and output directions and new spec ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Updated           |  |
| 31 Errata                                            | 19. SCB transition times in SPI mode clarified                                                                   | Transition time in SPI mode not specified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Added Transition timing and new spec ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Updated           |  |

### Rev. \*L Electrical spec updates

| Spec ID | Description                                  | Changed item         | Current spec                                                                                                                                                                                                                    | New spec                                                                                                                                          | Reason for change |
|---------|----------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| SID33B  | HIGH-level total output current for GPIO_SMC | Details/conditions   | -                                                                                                                                                                                                                               | 25°C < TA ≤ 105°C                                                                                                                                 | Updated spec      |
| SID33I  | HIGH-level total output current for SMC      | Added as new spec ID | -                                                                                                                                                                                                                               | SID33  $ \Sigma OH\_SMC\_ABS $ HIGH-level total output current for SMC $ - - -450 $ mA $ -40^{\circ}C \le TA \le 25^{\circ}C$                     | New spec          |
| SID10D  | Power supply voltage (VDDIO_SMIF)            | Max value            | V <sub>SS</sub> + 2.2                                                                                                                                                                                                           | V <sub>SS</sub> + 4.0                                                                                                                             | Updated spec      |
| SID965  | Overshoot/Undershoot voltage output          | Details/conditions   | Frequency: max167 MHz Tracelength: - 2.1", 50 Ω impedance controlled, followed by a 7.5 pF load CFG_OUT2/DS_TRIM<2:0>=0b100 - 1.2", 50 Ω impedance controlled, followed by a 15 pF load CFG_OUT2/DS_TRIM<2:0>=0b110 Figure 26-4 | Frequency: max 167 MHz CFG_OUT2/DS_TRIM<2:0> = 0b100 at 7.5pF load CFG_OUT2/DS_TRIM<2:0> = 0b110 at 15pF load See Figure 26-4 for test conditions | Updated spec      |





### Rev. \*L Electrical spec updates

Revision history change log

| SID966   | Overshoot/Under- shoot duration of output                             | Details/conditions      | Frequency: max167 MHz Trace length: -2.1", 50 Ω impedance controlled, followed by a 7.5pF load CFG_OUT2/DS_TRIM<2:0>=0b100 -1.2", 50 Ω impedance controlled, followed by a 15 pF load CFG_OUT2/DS_TRIM<2:0>=0b110 Figure 26-4 | Frequency: max 167 MHz CFG_OUT2/DS_TRIM<2:0> = 0b100 at 7.5pF load CFG_OUT2/DS_TRIM<2:0> = 0b110 at 15pF load See Figure 26-4 for test conditions | Updated spec |
|----------|-----------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| SID73    | IDD when XRES_L asserted                                              | Details/<br>conditions  | Typ: $T_A = 25^{\circ}C$ , $V_{DDD} = 5$ V, process typ (TT), Max: $T_A = 105^{\circ}C$ , $V_{DDD} = 5.5$ V, process worst (FF)                                                                                               | Max: TA = 105°C, VDDD = 5.5 V, process worst (FF)                                                                                                 | Updated spec |
| SID606   | PMIC digital input LOW voltage (%VDDD)                                | Min and max values      | Min value '0.3 × V <sub>DDD</sub> ' and max value '-'                                                                                                                                                                         | Min value '-' and max value '0.3 × V <sub>DDD</sub> '                                                                                             | Updated spec |
| SID606A  | PMIC digital input HIGH voltage (%VDDD)                               | Min and max values      | Min value '-' and max value '0.7 × V <sub>DDD</sub> '                                                                                                                                                                         | Min value '0.7 × V <sub>DDD</sub> ' and max value '-'                                                                                             | Updated spec |
| SID129_2 | SCB transition in SPI mode                                            | Description             | SCB transition in SPI mode                                                                                                                                                                                                    | SCB input transition in SPI mode                                                                                                                  | Updated spec |
| SID129_3 | SCB output transition in SPI mode                                     | Added as new spec<br>ID | -                                                                                                                                                                                                                             | SID129_3   tSPI_TRANS   SCB output<br>transition in SPI mode   -   -   10   ns   Valid<br>for HSIO_STDLN                                          | New spec     |
| SID129_4 | SCB output transition in SPI mode                                     | Added as new spec<br>ID | -                                                                                                                                                                                                                             | SID129_4   tSPI_TRANS   SCB output<br>transition in SPI mode   -   -   20   ns   Valid<br>for GPIO_STD, GPIO_ENH, GPIO_SMC                        | New spec     |
| SID741   | Delay from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS) | Description             | Delay from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)                                                                                                                                                         | Hold from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)                                                                              | Updated spec |
| SID1004  | Delay from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS) | Description             | Delay from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)                                                                                                                                                         | Hold from rising edge of TX_CLK to transition on TX_SD/TX_FSYNC (WS)                                                                              | Updated spec |
| SID1007B | SCLK transition timing                                                | Description             | SCLK transition timing                                                                                                                                                                                                        | SCLK input transition timing                                                                                                                      | Updated spec |
| SID1008  | MCLK transition timing                                                | Description             | MCLK transition timing                                                                                                                                                                                                        | MCLK input/output transition timing                                                                                                               | Updated spec |
| SID1009B | DATA transition timing                                                | Description             | DATA transition timing                                                                                                                                                                                                        | DATA input transition timing                                                                                                                      | Updated spec |
| SID1007C | SCLK output transition timing                                         | Added as new spec<br>ID | -                                                                                                                                                                                                                             | SID1007C   tSCLK_TRANS   SCLK output transition timing   0.1   -   0.15 x tSCLK   ns   TTL Level                                                  | New spec     |
| SID1009C | DATA output transition timing                                         | Added as new spec<br>ID | -                                                                                                                                                                                                                             | SID1009C   tDATA_TRANS   DATA output transition timing   0.1   -   0.15 x tSCLK   ns   TTL Level                                                  | New spec     |

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2025-06-20 Published by

Infineon Technologies AG 81726 Munich, Germany

© 2025 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email:

erratum@infineon.com

Document reference 002-24601 Rev. \*L

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligaations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.